121
µ
PD17062
11.7 EXTERNAL INTERRUPTS (INTNC PIN, VSYNC PIN)
There are two external interrupt sources: INTNC and VSYNC.
An interrupt request is issued when a rising or falling edge is input to the INTNC or VSYNC pin.
11.7.1 Configuration
Fig. 11-5 shows the configurations of the INTNC and VSYNC interrupts.
As shown in Fig. 11-5, the INTNC and VSYNC signals are input to the INTNC or INTVSYN latch and to edge
detectors.
The edge detectors output their respective interrupt request signals according to the inputs from the pin
and the status of the IEGNC or IEGVSYN flip-flop.
The IEGNC flip-flop and IEGVSYN flip-flop correspond to the IEGNC flag and IEGVSYN flag, respectively,
in the interrupt edge selection register (INTEDGE: address 1FH) of the control register.
The INTNC latch and INTVSYN latch correspond to the INTNC flag and INTVSYN flag, respectively, in the
interrupt-pin-level judge register (INTJDG: address 0FH) of the control register.
The Schmitt triggers at the INTNC and VSYNC inputs prevent pulses operations due to noise. These pins do
not accept pulses of 1
µ
s or less.
A minimum pulse width can be set for the INTNC pin. See Section 9.10.
Fig. 11-5 INT0 Pin and INT1 Pin Configurations
IRQNC
IRQVSYN
INTNC latch
INTVSYN latch
IEGVSYN flip-flop
0 FH1 FH
b3b2b1b0b3b2b1b0
0
I
E
G
V
S
Y
N
0
I
E
G
N
C
0
I
N
T
V
S
Y
N
0
I
N
T
N
C
Control register
Name
Address
Bit
Flag
symbol
Interrupt
edge select
(INTEDGE)
Interrupt
pin level judge
(INTJDG)
VSYNC pin
INTNC pin
Schmitt trigger IEGNC flip-flop
Edge detection
Interrupt request block
Edge detection
Schmitt trigger