Table C-5. Interrupts—Priority and Action to Clear Requests

Priority

Interrupt Source

Action required to clear the interrupt

 

 

 

Highest

System Mode Violation

Automatically cleared by the interrupt acknowledge.

 

 

 

 

Stack Limit Violation

Automatically cleared by the interrupt acknowledge.

 

 

 

 

Write Protection Violation

Automatically cleared by the interrupt acknowledge.

 

 

 

 

Secondary Watchdog

Restart the Secondary Watchdog by writing to WDTCR.

 

 

 

 

External 1

Automatically cleared by the interrupt acknowledge.

 

 

 

 

External 0

Automatically cleared by the interrupt acknowledge.

 

 

 

 

Periodic (2 kHz)

Read the status from the GCSR.

 

 

 

 

Quadrature Decoder

Read the status from the QDSR.

 

 

 

 

Timer B

Read the status from the TBSR.

 

 

 

 

Timer A

Read the status from the TASR.

 

 

 

 

Input Capture

Read the status from the ICCSR.

 

 

 

 

PWM

Write any PWM register.

 

 

 

 

 

Rd: Read the data from the SPD0R, SPD1R or SPD2R.

 

Slave Port

Wr: Write data to the SPD0R, SPD1R, SPD2R or write a

 

 

dummy byte to the SPSR.

 

 

 

 

Serial Port E

Rx: Read the data from the SEDR or SEAR.

 

Tx: Write data to the SEDR, SEAR, SELR or write a dummy

 

 

byte to the SESR.

 

 

 

 

Serial Port F

Rx: Read the data from the SFDR or SFAR.

 

Tx: Write data to the SFDR, SFAR, SFLR or write a dummy

 

 

byte to the SFSR.

 

 

 

 

 

Rx: Read the data from the SADR or SAAR.

 

Serial Port A

Tx: Write data to the SADR, SAAR, SALR or write a dummy

 

 

byte to the SASR.

 

 

 

 

Serial Port B

Rx: Read the data from the SBDR or SBAR.

 

Tx: Write data to the SBDR, SBAR, SBLR or write a dummy

 

 

byte to the SBSR.

 

 

 

 

Serial Port C

Rx: Read the data from the SCDR or SCAR.

 

Tx: Write data to the SCDR, SCAR, SCLR or write a dummy

 

 

byte to the SCSR.

 

 

 

 

 

Rx: Read the data from the SDDR or SDAR.

Lowest

Serial Port D

Tx: Write data to the SDDR, SDAR, SDLR or write a dummy

 

 

byte to the SDSR.

 

 

 

User’s Manual

323

Page 332
Image 332
Jameco Electronics 3000, 2000 manual Table C-5. Interrupts-Priority and Action to Clear Requests