PC Processors (Celeron - Willamette)
Created by IBM PC Institute Personal Systems Reference (PSREF)
Intel→ Celeron→ for value desktop systems
Code name | Willamette |
MMX™ / Streaming SIMD | MMX™ (57 new instructions) / Streaming SIMD Extensions (70 new instructions) |
SSE2 | Streaming SIMD Extensions 2 (144 new instructions) |
|
|
L1 cache - bus | |
L1 data cache | 8KB data cache / |
L1 instruction cache | Size not published / holds 12,000 |
| called Execution Trace Cache; caches decoded x86 instructions |
|
|
L2 cache - size | 128KB / full speed (Advanced Transfer Cache) |
L2 cache - data path | |
| sectors) / |
|
|
Frontside bus | 400MHz (transfers data four times per clock) / address bus transfers at two times per clock / 64 byte cache line size |
Memory addressability | 64GB memory addressability / |
Frontside bus - width | |
|
|
Execution units | 2 integer units; 1 floating point units; 1 load unit; 1 store unit |
| Two integer units (or Arithmetic Logic Units) run at two times core frequency (Rapid Execution Engine) |
Yes | |
Branch prediction | Dynamic (based on history) / 4KB Branch Target Buffer |
Speculative execution | Yes (Advanced Dynamic Execution) |
Math coprocessor | Pipelined floating point unit / handles |
|
|
Compatibility | Compatible with |
Cache line size | 128 bytes (32 bytes x 4 chunks); burst mode bus of |
Multiple processors | No SMP support |
|
|
Technology (micron) | 0.18u |
Transistors | ~42 million with die size of 217 square millimeters |
Package and connector | |
| named mPGA478B socket; used with |
Frequency (MHz) | 1.7GHz available May 2002 |
and available date | 1.8GHz available June 2002 |
Chipset support | Intel 845 family |
All trademarks are the property of their respective owners | (26INTEL) Compiled by Roger Dodson, IBM. June 2002 |
♥ IBM Corp. |
|