IBM 272 manual PC Processors Celeron Willamette, Intel→ Celeron→ for value desktop systems

Page 2

PC Processors (Celeron - Willamette)

Created by IBM PC Institute Personal Systems Reference (PSREF)

IntelCeleronfor value desktop systems

Code name

Willamette

Micro-architecture

IA-32 / NetBurst(CISC/RISC/micro-ops) / 20 stage pipeline (Hyper-pipelined technology)

MMX/ Streaming SIMD

MMX(57 new instructions) / Streaming SIMD Extensions (70 new instructions)

SSE2

Streaming SIMD Extensions 2 (144 new instructions)

 

 

L1 cache - bus

256-bit data path / full speed

L1 data cache

8KB data cache / 4-way set associative / write-through / 64 byte cache line / integrated

L1 instruction cache

Size not published / holds 12,000 micro-ops / 8-way set associative / integrated /

 

called Execution Trace Cache; caches decoded x86 instructions (micro-ops)

 

 

L2 cache - size

128KB / full speed (Advanced Transfer Cache)

L2 cache - data path

256-bit data path (32 bytes) / transfers on each bus clock / 128 byte cache line size (usually divided into two 64 byte

 

sectors) / 8-way set associative / integrated / unified (internal die; on die) / ECC

 

 

Frontside bus

400MHz (transfers data four times per clock) / address bus transfers at two times per clock / 64 byte cache line size

Memory addressability

64GB memory addressability / 36-bit addressing / address bus is double clocked at 200MHz

Frontside bus - width

64-bit data path

 

 

Execution units

2 integer units; 1 floating point units; 1 load unit; 1 store unit

 

Two integer units (or Arithmetic Logic Units) run at two times core frequency (Rapid Execution Engine)

Out-of-order instructions

Yes

Branch prediction

Dynamic (based on history) / 4KB Branch Target Buffer

Speculative execution

Yes (Advanced Dynamic Execution)

Math coprocessor

Pipelined floating point unit / handles 128-bit floating point registers

 

 

Compatibility

Compatible with IA-32 software

Cache line size

128 bytes (32 bytes x 4 chunks); burst mode bus of addr-data-data-data

Multiple processors

No SMP support

 

 

Technology (micron)

0.18u

Transistors

~42 million with die size of 217 square millimeters

Package and connector

Flip-Chip Pin Grid Array-2 (FC-PGA2) requires 478-pin surface mount Zero Insertion Force (ZIF) socket

 

named mPGA478B socket; used with SDRAM-based chipset (such as 845 chipset)

Frequency (MHz)

1.7GHz available May 2002

and available date

1.8GHz available June 2002

Chipset support

Intel 845 family

All trademarks are the property of their respective owners

(26INTEL) Compiled by Roger Dodson, IBM. June 2002

IBM Corp.

 

Image 2
Contents IBM Willamette PC Processors Celeron WillametteIntel→ Celeron→ for value desktop systems Intel 845 familyCeleron Northwood PC Processors Celeron NorthwoodIntel→ Celeron→ for value desktop and mobile systems PC Processors Mobile Celeron Fall Northwood PC Processors Mobile Celeron NorthwoodMobile Intel→ Celeron→ for value mobile systems Other compatible chipsetsPC Processors Intel Celeron M Intel→ Celeron→ M processor for mobile systemsSome support 2-way SMP with appropriate chipset support PC Processors Pentium III Tualatin133MHz Flip-Chip Pin Grid Array-2 FC-PGA2300MHz at Bus ModeFrontside 466MHz atPC Processors Mobile Intel Pentium 4-M Mobile Intel→ Pentium→ 4 Processor-M for mobile systemsPC Processors Intel Pentium M Intel→ Pentium→ M processor for mobile systemsUsed with RDRAM-based 850 chipset PC Processors PentiumIntel→ Pentium→ 4 for high performance desktop systems PC Processors Pentium 4 Northwood Named mPGA478B socketPrescott PC Processors Pentium 4 PrescottIntel→ Pentium→ 4 for desktop systems PC Processors Pentium 4 Extreme Edition Intel Pentium 4 Processor with HT Technology Extreme EditionIBM