BIOS SETUP
30 MI920 User’s Manual
Advanced Chipset Features
This Setup menu controls the configuration of the chipset.
Phoenix - AwardBIOS CMOS Setup Utility
Advanced Chipset Features
DRAM Timing Selectable By SPD ITEM HELP
CAS Latency Time 3 Menu Level >
DRAM RAS# to CAS# Delay 3
DRAM RAS# Precharge 3
Precharge delay (tRAS) 9
System Memory Frequency 400MHZ
SLP_S4# Assertion Width 1 to 2 Sec
System BIOS Cacheable Enabled
Video BIOS Cacheable Ensabled
Memory Hole at 15M-16M Disabled
PCI Express Root Port Func Press Enter
** VGA Setting **
PEG/On Chip VGA Control Auto
On-Chip Frame Buffer Size 8MB
DVMT Mode DVMT
DVMT/FIXED memory Size 128MB
SDVO Device Setting LVDS + DVI
SDVO LVDS Protocol 1CH SPGW, 24bit
SDVO Panel Number 1024x768
Boot Display CRT+DVI
Panel Scaling Auto
TV Standard
Video Connector
TV Format
Off
Automatic
Auto
Onboard PCI-E LAN Enable
LAN PXE Option ROM All Disable
DRAM Timing Selectable
This option refers to the method by which the DRAM timing is selected.
The default is By SPD.
CAS Latency Time
You can configure CAS latency time in HCLKs as 3 or 4 or 5. The
system board designer should set the values in this field, depending on
the DRAM installed. Do not change the values in this field unless you
change specifications of the installed DRAM or the installed CPU.
DRAM RAS# to CAS# Delay
This option allows you to insert a delay between the RAS (Row Address
Strobe) and CAS (Column Address Strobe) signals. This delay occurs
when the SDRAM is written to, read from or refreshed. Reducing the
delay improves the performance of the SDRAM.