Figure 6.27 Normal/Fast Memory (128 Kbytes) Multiple Byte Access Read Cycle (Cont.)

CLK (Driven by System)

FRAME/ (Driven by Master)

AD

(Driven by LSI53C875A- Master-Addr; Data)

C_BE[3:0]/ (Driven by Master)

PAR (Driven by LSI53C875A- Master-Addr; Data)

IRDY/ (Driven by Master)

TRDY/ (Driven by LSI53C875A)

STOP/ (Driven by LSI53C875A)

DEVSEL/ (Driven by LSI53C875A)

MAD (Addr Driven by LSI53C875A; Data driven by Memory)

MAS1/ (Driven by LSI53C875A)

MAS0/ (Driven by LSI53C875A)

MCE/ (Driven by LSI53C875A)

MOE/ (Driven by LSI53C875A)

MWE/ (Driven by LSI53C875A)

15

16

18

20

22

24

26

28

30

32

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Data In

Byte Enable

Out

Data In

Data In

Lower

Address

PCI and External Memory Interface Timing Diagrams

6-45

Page 283
Image 283
LSI 53C875A technical manual Data Byte Enable Out Lower Address