Intel LXD972M Jtag Test Signals, CFG Pin Configuration Options, Jtag Test Signal Descriptions

Page 14

Intel® LXD972M Transceiver Demo Board (Board Rev A1)

2.4.5CFG Pin Configuration Options

Three control jumpers pull the associated port configuration pins High or Low to select the desired mode (auto-negotiation, speed, and duplex). When auto-negotiation is enabled with LED/CFG1 (JP1) = 1, then LED/CFG2 (JP2), and LED/CFG3 (JP3) are used to configure default advertising characteristics of the LXD972M Demo Board. The desired modes and jumper configuration settings are listed in Table 9. For specific register definitions and functions, see the LXT972M Transceiver datasheet.

Table 9. Jumper Configuration Settings for LED/CFG Pins

 

Mode

 

 

 

Jumper Settings

 

 

 

 

 

 

 

 

 

 

 

 

Auto-

 

 

 

JP1

JP2

 

JP3

 

Speed

Duplex

LED/CFG1

LED/CFG2

LED/CFG3

Negotiation

 

 

 

 

Setting

Setting

Setting

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

10

Half

 

Pins 2 & 3

 

Pins 2 & 3

 

Pins 2 & 3

 

 

 

 

 

 

 

 

 

Disabled

 

Full

 

Pins 2 & 3

 

Pins 2 & 3

 

Pins 1 & 2

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

100

Half

 

Pins 2 & 3

 

Pins 1 & 2

 

Pins 2 & 3

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Full

 

Pins 2 & 3

 

Pins 1 & 2

 

Pins 1 & 2

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Half

Jumper

Pins 1 & 2

Jumper

Pins 2 & 3

Jumper

Pins 2 & 3

 

 

100

 

 

 

 

 

 

 

 

 

Full /

 

Pins 1 & 2

 

Pins 2 & 3

 

Pins 1 & 2

 

 

 

 

 

 

 

 

 

Half

 

 

 

Enabled

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Half

 

Pins 1 & 2

 

Pins 1 & 2

 

Pins 2 & 3

 

 

 

 

 

 

 

 

10/100

 

 

 

 

 

 

 

 

 

Full /

 

Pins 1 & 2

 

Pins 1 & 2

 

Pins 1 & 2

 

 

 

 

 

 

 

 

 

Half

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

2.5JTAG Test Signals

The boundary scan test port is accessed through JP14 for board level testing. Table 10 lists the JTAG test signal descriptions.

Table 10. JTAG Test Signal Descriptions

JP14 Pin

Symbol

Description

Number

 

 

 

 

 

1

TRST_L

Test Reset. Test reset input sourced by testing device.

 

 

 

3

TCK

Test Clock. Test clock input sourced by testing device.

 

 

 

5

TMS

Test Mode Select.

 

 

 

7

TDO

Test Data Output. Test data driven with respect to the falling edge of TCK.

 

 

 

8

TDI

Test Data Input. Test data sampled with respect to the rising edge of TCK.

 

 

 

14

Preliminary User’s Guide

Document Number: 303125

Revision Number: 002

Revision Date: October 22, 2004

Image 14
Contents Intel LXD972M Transceiver Demo Board Board Rev A1 Preliminary User’s GuidePreliminary User’s Guide Contents Revision Number Revision Date July Revision HistoryRevision Number Revision Date October Related Documents IntroductionAbout this Demo Board Kit Related DocumentsFeatures of Intel LXD972M Demo Board Using the Intel LXD972M Demo Board Equipment RequirementsTypical Test Setup Typical Test SetupQuick-Start Checklist for Switch Settings Quick-Start ChecklistsQuick-Start Checklist for Jumper Settings Jumper Label Setting ConfigurationIntel LXD972M Transceiver Demo Board Configurations Optional Test Setup, Using Two Intel LXD972M Demo BoardsMagnetic Center-Tap Voltage Source Configuration Options Power Supply Voltage Source and Clock OptionsPower Supply Voltage Source Connector Options Analog Power Supply Vcca Configuration OptionsClock Configuration Options Mdio Configuration OptionsLED Configuration Options Mdio Configuration OptionsJumper Configuration Settings for LED/CFG Pins Jtag Test SignalsCFG Pin Configuration Options Jtag Test Signal DescriptionsIntel LXD972M Demo Board Schematics Schematic Intel LXD972M Transceiver Demo Board MII Port onIntel Guide VCCLXD972M Guide Board Reference Description Manufacturer Part Number Bill of MaterialsBill of Materials Sheet 1 DesignatorBill of Materials Sheet 2 Bill of Materials Sheet 3