PID:46878 Rev:3.04 - February 2009 | Family 10h AMD Phenom™ II Processor Product Data Sheet |
•System Management Mode (SMM)
•
•Supported power states: C0, C1, C1E, S0, S1, S3, S4, S5
•Electrical Interfaces
•DDR2 SDRAM: SSTL_1.8 per JEDEC specification
•DDR3 SDRAM: Compliant to JEDEC DDR3
•Refer to the AMD Family 10h Processor Electrical Data Sheet, order# 40014, for electrical details of AMD Family 10h processors.
•HyperTransport™ Technology to I/O Devices
•HyperTransport 1 and HyperTransport 3 technology supported
•One (1) link,
•Integrated Memory Controller
•AMD Memory Optimizer Technology
•
•Adaptive Prefetching Support
•ECC checking with
•Supports up to four unbuffered DIMMs
•Package AM2r2
•
•Package AM3
•
•Available Packages
•Compliant with RoHS (EU Directive 2002/95/EC) with lead used only in small amounts in specifically exempted applications
•Package AM2r2
•Refer to the AM2r2 Processor Functional Data Sheet, order# 41697, for functional and mechanical details of the AM2r2 package processor.
•
•
•31 x 31 row pin array
•Organic C4 die attach
•Package AM3
•Refer to the AM3 Processor Functional Data Sheet, order# 40778, for functional and mechanical details of the AM3 socket.
•
•
•31 x 31 row pin array
•Organic C4 die attach
Family 10h AMD Phenom™ II Processor Features | 5 |