75
µ
PD17062
b
3
b
2
b
1
b
0
0 IDCDMAEN00
00H
0
1
DMA prohibited mode (instruction cycle = 2 s)
DMA mode (instruction cycle = 12
s)
µ
µ
9.1 IDCDMAEN (00H, b1)
This flag must be set to enable the operation of IDC.
When the IDCDMAEN flag is set, the mode changes to DMA mode and IDC is enabled. In DMA mode, the
instruction cycle is seen as 12
µ
s. For details, see Chapter 20.
9.2 SP (01H)
SP is a pointer that addresses the stack register.
b3b2b1b0
0 (SPb2) (SPb0)
01H
0
0
0
0
0
1
010
011
100
101
110
111
(SPb1)
Level 6
Level 5
Level 4
Level 3
Level 2
Level 1
At reset
Not to be set
SP (stack pointer)