Texas Instruments UCC2891 manual SR Gate Drive

Page 12

Power Up/Down Test Procedures

Output Ripple Voltage

VIN = 36 V

IOUT = 30 A

50 mV/div

23 mV peak-to-peak

t − T ime − 2.5 μs/div

Figure 10.

Transformer Primary

VIN = 48 V

IOUT = 10 A

VPRI

(40 V/div)

IPRI

(0.5 A/div)

t − T ime − 2.5 μs/div

Figure 11.

12Using the UCC2891 Active Clamp Current Mode PWM Controller

www.ti.com

SR Gate Drive

VIN = 36 V

6.3V, QF Gate (J5) (5 V/div)

8.4V, QR Gate (J6) (5 V/div)

t − T ime − 1 μs/div

Figure 12.

SR Gate Drive

VIN = 72 V

12.3V, QF Gate (J5) (5 V/div)

5.4V, QR Gate (J6) (5 V/div)

t − T ime − 1 μs/div

Figure 13.

SLUU178A –November 2003 –Revised December 2006

Submit Documentation Feedback

Image 12
Contents Users Guide Users Guide Introduction DescriptionApplications UCC2891EVM Electrical Performance Specifications SchematicUCC2891EVM Schematic EVM Test Setup VoutOutput Load LOAD1 Power Up/Down Test Procedures Overall Efficiency Output Current Input Ripple Voltage SR Gate Drive EVM Assembly Drawing and Layout Top Side Component AssemblyTop Side Silk Screen Internal Split Ground Plane Bottom Signal Trace Layer List of Materials List of MaterialsReferences EVM Important Notice Dynamic Warnings and Restrictions