Preliminary Information
26237C | AMD Athlon™ XP Processor Model 10 Data Sheet |
6.3Advanced 333 FSB AMD Athlon™ System Bus AC Characteristics
The AC characteristics of the AMD Athlon system bus of this processor are shown in Table 3. The parameters are grouped based on the source or destination of the signals involved.
Table 3. | Advanced 333 FSB AMD Athlon™ System Bus AC Characteristics |
|
|
| |||||
|
|
|
|
|
|
|
|
|
|
Group |
| Symbol | Parameter |
| Min |
| Max | Units | Notes |
|
|
|
|
|
|
|
|
|
|
All Signals |
| TRISE | Output Rise Slew Rate |
| 1 |
| 3 | V/ns | 1 |
| TFALL | Output Fall Slew Rate |
| 1 |
| 3 | V/ns | 1 | |
|
|
|
| ||||||
|
| Output skew with respect to a |
| – |
| 770 | ps | 2 | |
|
| different clock edge |
|
| |||||
|
|
|
|
|
|
|
|
| |
|
|
|
|
|
|
|
|
|
|
Forward |
| TSU | Input Data Setup Time |
| 300 |
|
| ps | 3 |
| THD | Input Data Hold Time |
| 300 |
|
| ps | 3 | |
Clocks |
|
|
|
| |||||
|
| CIN | Capacitance on input clocks |
| 4 |
| 25 | pF |
|
|
| COUT | Capacitance on output clocks |
| 4 |
| 12 | pF |
|
|
| TVAL | RSTCLK to Output Valid |
| 800 |
| 2000 | ps | 4, 5 |
Sync |
| TSU | Setup to RSTCLK |
| 500 |
|
| ps | 4, 6 |
|
| THD | Hold from RSTCLK |
| 500 |
|
| ps | 4, 6 |
Notes: |
|
|
|
|
|
|
|
|
|
1. Rise and fall time ranges are guidelines over which the I/O has been characterized. |
|
|
| ||||||
2. | |||||||||
forward clock, as measured at the package, with respect to different clock edges. |
|
|
|
|
| ||||
3. Input SU and HD times are with respect to the appropriate Clock Forward Group input clock. |
|
|
| ||||||
4. The synchronous signals include PROCRDY, CONNECT, and CLKFWDRST. |
|
|
|
|
| ||||
5. TVAL is RSTCLK rising edge to output valid for PROCRDY. Test Load is 25 pF. |
|
|
|
|
| ||||
6. TSU is setup of CONNECT/CLKFWDRST to rising edge of RSTCLK. THD is hold of CONNECT/CLKFWDRST from rising edge of | |||||||||
RSTCLK. |
|
|
|
|
|
|
| ||
|
|
|
|
|
|
|
|
|
|
Chapter 6 | Advanced 333 | 23 |