Cypress CY7B9920, CY7B9910 manual Features, Block Diagram Description, Functional Description

Page 1

Features

All outputs skew <100 ps typical (250 max.)

15 to 80 MHz output operation

Zero input to output delay

50% duty cycle outputs

Outputs drive 50Ω terminated lines

CY7B9910

CY7B9920

Low Skew Clock Buffer

The completely integrated PLL enables “zero delay” capability. External divide capability, combined with the internal PLL, allows distribution of a low frequency clock that is multiplied by virtually any factor at the clock destination. This facility minimizes clock distribution difficulty while allowing maximum system clock speed and flexibility.

Block Diagram Description

Phase Frequency Detector and Filter

Low operating current

24-pin SOIC package

Jitter:<200 ps peak to peak, <25 ps RMS

Functional Description

The CY7B9910 and CY7B9920 Low Skew Clock Buffers offer low skew system clock distribution. These multiple output clock drivers optimize the timing of high performance computer systems. Each of the eight individual drivers can drive terminated transmission lines with impedances as low as 50Ω. They deliver minimal and specified output skews and full swing logic levels (CY7B9910 TTL or CY7B9920 CMOS).

The Phase Frequency Detector and Filter blocks accept inputs from the reference frequency (REF) input and the feedback (FB) input and generate correction information to control the frequency of the Voltage Controlled Oscillator (VCO). These blocks, along with the VCO, form a Phase Locked Loop (PLL) that tracks the incoming REF signal.

VCO

The VCO accepts analog control inputs from the PLL filter block and generates a frequency. The operational range of the VCO is determined by the FS control pin.

Logic Block Diagram

TEST

FB PHASE

FREQ FILTER

REF DET

FS

VOLTAGE

CONTROLLED

OSCILLATOR

Q0

Q1

Q2

Q3

Q4

Q5

Q6

Q7

Cypress Semiconductor Corporation • 198 Champion Court

San Jose, CA 95134-1709

408-943-2600

Document Number: 38-07135 Rev. *B

 

Revised August 07, 2007

[+] Feedback

Image 1
Contents Block Diagram Description FeaturesLogic Block Diagram Functional DescriptionTest Mode Pin ConfigurationSignal Name Description Pin DefinitionsOperating Range Maximum RatingsAmbient Range Electrical Characteristics Over the Operating Range Capacitance Switching CharacteristicsParameter Description Test Conditions Frequency in MHz FS = MID 1 FS = High 1, 2 Operating Clock FS = LOW 1 MHzZero Output Skew All Outputs 13 Output Rise Time 17Over the Operating Range11 Propagation Delay, REF Rise to FB Rise +0.7Device-to-Device Skew 8 Output Duty Cycle Variation +1.2AC Timing Diagrams AC Timing DiagramsBoard-to-Board Clock Distribution Operational Mode DescriptionsOrdering Information Package DiagramAccuracy Ordering Code Package Type Operating Range Pb-FreeDocument History Issue Date Orig. Description of Change