Dell
7 Chipset
7.1 Overview
The PowerEdge R515 planar uses a dual IOB configuration using the AMD SR5670 chipset with IO bridges and the SP5100 Southbridge. The SR5670 is designed to support the AMD C32 processor family,
7.2 AMD I/O Bridges
The PowerEdge R515 I/O board uses the AMD SR5670 I/O Bridges (IOB) to provide links between the C32 processor(s) and I/O components. The main components of the I/O controllers are configured to use two x16 HyperTransport 3 links (to both processors), up to 42 lanes of PCI Express Gen 2, an x4 PCIe Gen 1 Southbridge Interface (SB Link) and an integrated IOAPIC.
7.3 HyperTransport 3 (HT3)
The HyperTransport 3 (HT3) consists of serial
5.2GT/s. For routing, the HT3 links are grouped by x8 Command Address (CAD), x1 Control (CTL), and x1 Clock (CLK) for each RX and TX directions.
7.4 Southbridge Link Interface
The Southbridge (SB) link connects the SR5670 IOB with the AMD Southbridge SP5100. The SB Link
7.5 AMD SP5100 Southbridge (SP5100)
SP5100 is a highly integrated Southbridge controller, supporting the following functions:
∙PCI bus
oSerial ATA (SATA) ports with transfer rates up to 300 MB/s (R515 supports one SATA port for
optical devices)
oFive OHC
∙Power management interface (ACPI 3.0b compliant)
∙Integrated Micro Controller (IMC) and thermal management
Note: The iDRAC interfaces the Hardware Thermal Control (HTC), not the SP5100.
∙I/O interrupt controller
∙SMBus 2.0 controller
∙Low Pin Count (LPC) interface to Super I/O, Trusted Platform Module (TPM), and
∙Serial Peripheral Interface (SPI) support for up to two devices
∙4 MB BIOS flash connected to the SP5100 using SPI interface
32
PowerEdge R515 Technical Guide