Measurement Specialties manual PCI-QUAD-AC5 layout and SIP locations

Page 18

PCI-QUAD-AC5 User's Guide

Functional Details

The PCI-QUAD-AC5 board has open locations where you can install a 2.2 K ohm, eight-resistor single inline package (SIP) resistor network for each port. Each of the four port locations is identified by the bit range — the First Port connector (P1) is labeled Bits 1 to 24, the Second Port connector (P2) is labeled Bits 25 to 48, the Third Port connector (P3) is labeled Bits 49 to 72, and the Fourth Port connector (P4) is labeled Bits 73 to 96. Pull-up/pull-down SIP locations (3 per port) are labeled A, B and C, and are adjacent to each port. Refer to Figure 4-4.

 

Second Port

 

First Port

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Fourth Port Third Port

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

SIP locations

A, B, C (3 per port)

Figure 4-4. PCI-QUAD-AC5 layout and SIP locations

When installed, the SIP establishes either a high or low logic level at each of the eight

I/O lines on the port. At each board location, A, B, and C, there are 10 holes in a line. The hole on one end is marked "HI" and is connected to +5V. The other end is marked "LO" and is connected to GND. The eight holes in the middle connect to the eight lines of the port, A, B or C.

To pull-up lines, orient the SIP with the common pin (dot) toward the HI end; to pull-down, install the resistor with the common pin in the LO end.

Figure 4-5shows a schematic of an SIP installed in both the pull-up and pull-down positions.

 

+5 VDC

2.2 K SIP

Dot indicates the

 

 

common line

 

 

COM

 

HI

 

 

 

 

 

 

 

n7

 

 

 

 

n6

 

User Connector

Digital I/O Lines

 

n5

 

Digital

n4

 

I/O Port

n3

 

 

n2

 

n = A, B, or C

n1

 

 

 

 

+5 VDC

 

 

2.2 K SIP

 

 

 

HI

 

 

n7

 

 

 

n6

ConnectorUser

LinesI/ODigital

 

n5

 

 

 

Digital

n4

 

 

I/O Port

 

 

 

n3

 

 

 

n2

 

 

n = A, B, or C

n1

 

 

n0

LO (GND)

n0

LO (GND)

COM

Dot indicates the common line

2.2 K SIP installed for pull-up

2.2 K SIP installed for pull-down

Figure 4-5. Pull-up and pull-down resistor SIP schematic

We recommend using 2.2KΩ SIPs (MCC part number SP-K2.29C). Use a different value only if necessary.

4-2

Image 18
Contents Page PCI-QUAD-AC5 Management committed to your satisfaction Trademark and Copyright Information Table of Contents Conventions in this users guide About this Users GuideWhat you will learn from this users guide PrefaceWhere to find more information Introducing the PCI-QUAD-AC5 Overview PCI-QUAD-AC5 featuresSoftware features ChapterBlock Diagram Decode/StatusStandard components Installing the PCI-QUAD-AC5What comes with your PCI-QUAD-AC5 shipment? SoftwareOptional components Signal termination and conditioning accessoriesUnpacking the board CablesInstalling the software Installing the hardwareInstall the MCC DAQ software before you install your board Pinout main I/O connectors Connecting the board for I/O operationsConnectors, cables main I/O connector Information on signal connectionsGND Field wiring and signal termination Programming and Developing Applications Programming languages Packaged applications programsRegister-level programming 82C55 emulation Signal connectionsFunctional Details Pull-up and pull-down resistorsPCI-QUAD-AC5 layout and SIP locations TTL to solid state relays Unconnected inputs floatSpecifications PCI-QUAD-AC5 Users GuideSpecifications Third Port C Bit EC Declaration of Conformity Mailinfo@mccdaq.com