Measurement Specialties PCI-DAS64/M2/16 manual Interrupts, Counters, Interrupt specifications

Page 30

PCI-DAS64/M2/16 User's Guide

Specifications

Interrupts

Table 14. Interrupt specifications

Interrupts

PCI INTA# - Mapped to IRQn via PCI BIOS at boot-time

Interrupt enable

Programmable through PLX9080

ADC interrupt

DAQ_ACTIVE:

Interrupt is generated when a DAQ sequence is active.

 

DAQ_STOP:

Interrupt is generated when A/D Stop Trigger In is detected.

 

DAQ_DONE:

Interrupt is generated when a DAQ sequence completes.

 

DAQ_FIFO_1/4_FULL:

Interrupt is generated when ADC FIFO is ¼ full.

 

DAQ_SINGLE:

Interrupt is generated after each conversion completes.

 

DAQ_EOSCAN:

Interrupt is generated after the last channel is converted in

 

 

multi-channel scans.

 

DAQ_EOSEQ:

Interrupt is generated after each interval delay during multi-

 

 

channel scans.

DAC interrupt sources

DAC_ACTIVE:

Interrupt is generated when DAC waveform circuitry is active.

(software-programmable)

DAC_DONE:

Interrupt is generated when a DAC sequence completes.

 

DAC_FIFO_1/4_EMPTY:

Interrupt is generated DAC FIFO is ¼ empty.

 

DAC_HIGH_CHANNEL:

Interrupt is generated when the DAC high channel output is

 

 

updated.

 

DAC_RETRANSMIT:

Interrupt is generated when the end of a waveform sequence

 

 

has occurred in retransmit mode.

External interrupt

Interrupt is generated via edge-sensitive transition on the External Interrupt pin.

 

Rising/falling edge polarity software selectable.

Counters

 

 

Table 15. Counter specifications

 

 

User counter type

82C54

Configuration

One down counter, 16-bits. Counters 2 and 3 not used.

Counter 1 source

External, from connector (CTR1 CLK)

Counter 1 gate

Available at connector (CTR1 GATE).

Counter 1 output

Available at connector (CTR1 OUT).

Clock input frequency

10 MHz max

High pulse width

30 nS min

(clock input)

 

 

Low pulse width

50 nS min

(clock input)

 

 

Gate width high

50 nS min

Gate width low

50 nS min

Input low voltage

0.8

V max

Input high voltage

2.0

V min

Output low voltage

0.4

V max

Output high voltage

3.0

V min

6-9

Image 30
Contents Page PCI-DAS64/M2/16 Management committed to your satisfaction Trademark and Copyright Information Table of Contents Analog output What you will learn from this users guide Where to find more informationAbout this Users Guide Conventions in this users guideIntroducing the PCI-DAS64/M2/16 Overview PCI-DAS64/M2/16 featuresSoftware features ChapterHardware Installing the PCI-DAS64/M2/16What comes with your PCI-DAS64/M2/16 shipment? Additional documentation Optional componentsInstalling the software Installing the PCI-DAS64/M2/16 Unpacking the PCI-DAS64/M2/16Connectors, cables main I/O connector Configuring the PCI-DAS64/M2/16Connecting the board for I/O operations Main board connector, cables, accessory equipmentPinout main I/O connector Channel differential ModeChannel single-ended mode C100HD50-x cable connections Pin out auxiliary DIO connector Auxiliary digital connector pin outKey Red stripe and arrow identify pin # Signal mapping on the C40-37F-x and BP40-37F cables C37FF-xcableField wiring, signal termination and conditioning C37FFS-xcableProgramming and Developing Applications Programming Languages Packaged Applications ProgramsRegister Level Programming PCI-DAS64/M2/16 block diagram Functional DescriptionAnalog inputs Analog input range and resolution configurations Counter/timer I/OBurst mode Analog outputCalibrating the PCI-DAS64/M2/16 OverviewCalibration theory Analog front-end calibration systemDAC Specifications Analog input specificationsAnalog input System throughput specifications System throughputAccuracy Analog input drift specifications Analog input accuracy components specifications Crosstalk specifications CrosstalkNoise performance specifications Noise performanceDigital input/output Analog output pacing and triggering specificationsDigital I/O specifications Analog output pacing and triggeringInterrupts Interrupt specificationsCounter specifications CountersPacer Power consumptionMain connector and pin out EnvironmentalDifferential mode pin out Channel differential mode pin outSingle-ended mode pin out Channel single-ended mode pin outDigital input/output connector and pin out Declaration of Conformity USAMailinfo@mccdaq.com