System Support
Table
PCI Bus Mastering Devices
Device | REQ/GNT Line | Note |
|
|
|
PCI Connector Slot 1 | REQ0/GNT0 |
|
|
|
|
PCI Connector Slot 2 | REQ1/GNT1 | [1] |
|
|
|
PCI Connector Slot 3 | REQ2/GNT2 | [2] |
|
|
|
PCI Connector Slot 4 | REQ3/GNT3 | [2] |
|
|
|
NOTE:
[1]SFF, ST, MT, and CMT form factors only.
[2]CMT form factor with PCI expansion board
PCI bus arbitration is based on a
4.2.2 PCI Express Bus Operation
The PCI Express bus is a
■Software/driver layer
■Transaction protocol layer
■Link layer
■Physical layer
Software/Driver Layer
The PCI Express bus maintains software compatibility with PCI 2.3 and earlier versions so that there is no impact on existing operating systems and drivers. During system intialization, the PCI Express bus uses the same methods of device discovery and resource allocation that legacy
Transaction Protocol Layer
The transaction protocol layer processes read and write requests from the software/driver layer and generates request packets for the link layer. Each packet includes an identifier allowing any required responcse packets to be directed to the originator.
PCI Express protocol supports the three legacy PCI address spaces (memory, I/O, configuration) as well as a new message space. The message space allows
| www.hp.com | Technical Reference Guide |