Texas Instruments SCAU020 manual Output Calculator and Apply PLL Settings, PLL Bandwidth Select

Page 10

www.ti.com

ChronosGUI

frequency should be entered here in this format: xx.xxx (specified in MHz).

Step 3. Output Calculator and Apply PLL Settings.

The second row of calculations is used to obtain the PLL settings necessary to achieve a particular output frequency provided a given input frequency to CDCE421. The input must be entered in the second row as well as the location provided at the input of the PLL block diagram. After the Calculate button is pressed, the adjacent drop-down menu populates with several choices for the given input. The desired output can then be chosen from this list. Choosing one output sets the divider settings within the PLL. Clicking Apply next to the drop-down menu results in writing the PLL settings to the SRAM. If LVPECL output is desired, click Output Type until the LVPECL option displays. This option automatically enables onboard LVPECL termination. If LVDS output is desired, use Output Type to select the LVDS option.

Step 4. PLL Bandwidth Select.

If the user wants to adjust the PLL bandwidth, click the Loop Filter block, bringing a pop-up screen as shown in Figure 6.

Figure 6. Chronos GUI—Loop Filter Configuration Pop-Up

For a clean reference input to the CDCE421 (for example, from an oscillator or crystal), the maximum bandwidth and phase margin setting must be used: 400kHz bandwidth and 80 degrees. The Phase Frequency Detector (PFD) charge pump current must be set to its maximum, 224μA. The PFD charge pump current can be set by clicking on the PDF Charge Pump block, presenting a drop-down menu with the various charge pump current settings.

For a dirty reference input to the CDCE421, the minimum bandwidth of 50kHz must be used. Additionally, to reduce the output jitter for a dirty input, the phase margin can also be reduced to near its minimum (30 degrees), depending on the integration limits of the jitter that are important for a given application. To reduce the output jitter further, the charge pump current can be reduced to its minimum (56μA), depending on the integration limits of the jitter.

Step 5. Write to CDCE421 EEPROM.

To write any particular setting to the EEPROM (locking or nonlocking), the Device_EEPROM drop-down menu (at the top of the screen) must be selected. This menu contains the items Write settings to EEPROM (No locking) and Write settings to EEPROM (Locking). Choose the appropriate option after setting the desired PLL configurations to write to the EEPROM in its appropriate mode.

10

10.9MHz–1175MHz Low Phase Noise Clock Evaluation Board

SCAU020 –March 2007

Image 10
Contents Users Guide Submit Documentation Feedback Contents List of Figures CDCE421EVM Evaluation Board Features General DescriptionSignal Path and Control Circuitry CDCE421EVM Programming BlocksBlock C Block aBlock B Block DInstalling the Software GUI and USB Driver Software Installation ScreenChronosGUI Using Software-Enabled Automatic PLL SelectionIC Block Configuration and Input Calculator Store Crystal FrequencyPLL Bandwidth Select Output Calculator and Apply PLL SettingsWrite to CDCE421 Eeprom Manual PLL Block Selection Advanced Control Chronos GUI-Manual PLL Block Selection Pop-UpSoftware Settings Description Section FunctionConfiguring the Board Programming Configuration USB Cable AttachedSchematics and Layout CDCE421EVM Block Switch OffCDCE421EVM Board Schematic CDCE421EVM Board-Block a Schematic CDCE421EVM Board-Block B Schematic CDCE421EVM Board-Block C Schematic CDCE421EVM Board-Block D Schematic Evaluation BOARD/KIT Important Notice FCC WarningImportant Notice