Cypress STK14CA8 manual Sram Read Cycles #1 and #2

Page 5

STK14CA8

SRAM READ Cycles #1 and #2

NO.

 

Symbols

 

Parameter

STK14CA8-25

STK14CA8-35

STK14CA8-45

Units

 

 

 

 

 

 

 

 

 

 

 

 

 

 

#1

#2

Alt.

 

Min

Max

Min

Max

Min

Max

 

1

 

tELQV

tACS

Chip Enable Access Time

 

25

 

35

 

45

ns

2

tAVAV[3]

tELEH[3]

tRC

Read Cycle Time

25

 

35

 

45

 

ns

3

tAVQV[4]

tAVQV[4]

tAA

Address Access Time

 

25

 

35

 

45

ns

4

 

tGLQV

tOE

Output Enable to Data Valid

 

12

 

15

 

20

ns

5

tAXQX[4]

tAXQX[4]

tOH

Output Hold after Address Change

3

 

3

 

3

 

ns

6

 

tELQX

tLZ

Address Change or Chip Enable to

3

 

3

 

3

 

ns

 

 

 

 

Output Active

 

 

 

 

 

 

 

7

 

tEHQZ[5]

tHZ

Address Change or Chip Disable to

 

10

 

13

 

15

ns

 

 

 

 

Output Inactive

 

 

 

 

 

 

 

8

 

tGLQX

tOLZ

Output Enable to Output Active

0

 

0

 

0

 

ns

9

 

tGHQZ[5]

tOHZ

Output Disable to Output Inactive

 

10

 

13

 

15

ns

10

 

tELICCH[2]

tPA

Chip Enable to Power Active

0

 

0

 

0

 

ns

11

 

tEHICCL[2]

tPS

Chip Disable to Power Standby

 

25

 

35

 

45

ns

Figure 6. SRAM READ Cycle #1: Address Controlled[3, 4, 6]

ADDRESS

DQ (DATA OUT)

2

tAVAV

3

5tAVQV

tAXQX

DATA VALID

Figure 7. SRAM READ Cycle #2: E and G Controlled[3, 6]

2

29

1

11

6

7

3

9

4

8

10

Notes

3.W must be high during SRAM READ cycles.

4.Device is continuously selected with E and G both low

5.Measured ± 200mV from steady state output voltage.

6.HSB must remain high during READ and WRITE cycles

Document Number: 001-51592 Rev. **

Page 5 of 16

[+] Feedback

Image 5
Contents Logic Block Diagram FeaturesDescription Cypress Semiconductor Corporation 198 Champion CourtPin Name Description PinoutsPin Descriptions Absolute Maximum Ratings DC CharacteristicsSymbol Parameter Commercial Industrial Units Min Capacitance Symbol Parameter Max Units ConditionsAC Test Conditions Sram Read Cycles #1 and #2 Sram Write Cycles #1 and #2 Units Standard Alternate Min Max AutoStore/POWER UP RecallSymbols Parameter Software Controlled STORE/RECALL Cycle Hardware Store Cycle Soft Sequence CommandsUnits Standard Alternate Min Units Standard Min Max16-A Mode Power Mode SelectionNvSRAM Operation Hardware Recall Power UpNvSRAM AutoStore OperationSoftware Recall Software StoreData Protection Noise ConsiderationsPreventing AutoStore Low Average Active PowerOrdering Codes Ordering InformationPin 300 mil Ssop Pin 300 mil SoicWorldwide Sales and Design Support Products PSoC Solutions Sales, Solutions, and Legal InformationNew data sheet Document History