Cypress STK12C68 manual Sram Write Cycle

Page 10

 

 

 

 

 

 

 

 

 

STK12C68

SRAM Write Cycle

 

 

 

 

 

 

 

 

 

 

Parameter

 

Description

25 ns

35 ns

45 ns

Unit

Cypress

 

Alt

 

Min

Max

Min

Max

Min

Max

Parameter

 

 

 

 

 

 

 

 

 

 

 

 

 

tWC

 

tAVAV

 

Write Cycle Time

25

 

35

 

45

 

ns

tPWE

 

tWLWH, tWLEH

 

Write Pulse Width

20

 

25

 

30

 

ns

tSCE

 

tELWH, tELEH

 

Chip Enable To End of Write

20

 

25

 

30

 

ns

tSD

 

tDVWH, tDVEH

 

Data Setup to End of Write

10

 

12

 

15

 

ns

tHD

 

tWHDX, tEHDX

 

Data Hold After End of Write

0

 

0

 

0

 

ns

tAW

 

tAVWH, tAVEH

 

Address Setup to End of Write

20

 

25

 

30

 

ns

tSA

 

tAVWL, tAVEL

 

Address Setup to Start of Write

0

 

0

 

0

 

ns

tHA

 

tWHAX, tEHAX

 

Address Hold After End of Write

0

 

0

 

0

 

ns

tHZWE [9,10]

 

tWLQZ

 

Write Enable to Output Disable

 

10

 

13

 

14

ns

tLZWE [9]

 

tWHQX

 

Output Active After End of Write

5

 

5

 

5

 

ns

Switching Waveforms

Figure 9. SRAM Write Cycle 1: WE Controlled [11, 12]

 

tWC

ADDRESS

 

 

tSCE

CE

 

 

tAW

 

tSA

WE

tPWE

 

 

tSD

DATA IN

DATA VALID

 

tHZWE

 

HIGH IMPEDANCE

DATA OUT

PREVIOUS DATA

tHA

tHD

tLZWE

Figure 10. SRAM Write Cycle 2: CE Controlled [11, 12]

ADDRESS

CE

WE

DATA IN

DATA OUT

tWC

tSA

 

 

 

tSCE

 

 

 

tHA

 

 

 

 

 

 

 

 

 

 

 

 

 

tAW

tPWE

tSD tHD

DATA VALID

HIGH IMPEDANCE

Notes

10.If WE is Low when CE goes Low, the outputs remain in the high impedance state.

11.HSB must be high during SRAM Write cycles.

12.CE or WE must be greater than VIH during address transitions.

Document Number: 001-51027 Rev. **

Page 10 of 20

[+] Feedback

Image 10
Contents Features Functional DescriptionPin Configurations Pin DefinitionsSram Write Device OperationSram Read AutoStore OperationHardware Store HSB Operation AutoStore Inhibit ModeHardware Recall Power Up Software StoreNoise Considerations Low Average Active PowerData Protection Hardware ProtectA12-A0 Mode Power Hardware Mode SelectionBest Practices Maximum Ratings DC Electrical CharacteristicsRange Ambient Temperature Operating RangeThermal Resistance Data Retention and EnduranceCapacitance AC Test ConditionsSwitching Waveforms AC Switching CharacteristicsParameter Sram Write Cycle Parameter Alt Description STK12C68 Unit Min Max AutoStore or Power Up RecallSwitching Waveform HSBSoftware Controlled STORE/RECALL Cycle Parameter Alt Description 25 ns 35 ns 45 ns Unit MinHardware Store Cycle Hardware Store CycleSTK12C68-SF25TR Part Numbering nomenclature STK12C68 S F 45 I TROrdering Information STK12C68-SF25ITRSTK12C68-SF45TR Speed ns Ordering CodePackage Type Operating Range STK12C68-SF45ITRPin 330 Mil Soic Pin 300 Mil PdipPin 600 Mil Pdip Pin 300 Mil Side Braze DIL Pad 350 Mil LCC Document History Sales, Solutions, and Legal InformationNew data sheet USB