Sony AR-B1570 Modem Control Register MCR, Line Status Register LSR, Modem Status Register MSR

Page 13

AR-B1570 Users Guide

WLS1

WLS0

Word Length

0

0

5 Bits

0

1

6 Bits

1

0

7 Bits

1

1

8 Bits

Bit 2: Number of Stop Bit (STB)

Bit 3: Parity Enable (PEN)

Bit 4: Even Parity Select (EPS)

Bit 5: Stick Parity

Bit 6: Set Break

Bit 7: Divisor Latch Access Bit (DLAB)

(6)MODEM Control Register (MCR)

Bit 0: Data Terminal Ready (DTR)

Bit 1: Request to Send (RTS)

Bit 2: Out 1 (OUT 1)

Bit 3: Out 2 (OUT 2)

Bit 4: Loop

Bit 5: Must be 0

Bit 6: Must be 0

Bit 7: Must be 0

(7)Line Status Register (LSR)

Bit 0: Data Ready (DR)

Bit 1: Overrun Error (OR)

Bit 2: Parity Error (PE)

Bit 3: Framing Error (FE)

Bit 4: Break Interrupt (BI)

Bit 5: Transmitter Holding Register Empty (THRE)

Bit 6: Transmitter Shift Register Empty (TSRE)

Bit 7: Must be 0

(8)MODEM Status Register (MSR)

Bit 0: Delta Clear to Send (DCTS)

Bit 1: Delta Data Set Ready (DDSR)

Bit 2: Training Edge Ring Indicator (TERI)

Bit 3: Delta Receive Line Signal Detect (DSLSD)

Bit 4: Clear to Send (CTS)

Bit 5: Data Set Ready (DSR)

Bit 6: Ring Indicator (RI)

Bit 7: Received Line Signal Detect (RSLD)

(9)Divisor Latch (LS, MS)

 

LS

MS

Bit 0:

Bit 0

Bit 8

Bit 1:

Bit 1

Bit 9

Bit 2:

Bit 2

Bit 10

Bit 3:

Bit 3

Bit 11

Bit 4:

Bit 4

Bit 12

Bit 5:

Bit 5

Bit 13

Bit 6:

Bit 6

Bit 14

Bit 7:

Bit 7

Bit 15

12

Image 13
Contents Industrial Grade CPU Board AR-B1570 User’s Guide Save & Exit Setup Exit Without Saving Preface Organization Static Electricity PrecautionsOverview 1SPECIFICATIONPacking List CPU NS Geode GX1 BGAAward Bios FeaturesCPU NS Geode GX1 Microprocessor System ControllerDMA Controller Interrupt Controller Keyboard ControllerInterrupt Controller Hex Range Device 1 I/O Port Address MapSSD Port Address MapReal-Time Clock and Non-Volatile RAM TimerAddress Description Real-Time Clock & Non-Volatile RAMSerial Port Line Status Register LSR Modem Control Register MCRModem Status Register MSR Divisor Latch LS, MSRegister Address Parallel PortPrinter Interface Logic Data SwapperBit’s Definition Printer Control Latch & Printer Control SwapperSystem Setting Setting UP the SystemOverview External System LocationPin Hard Disk IDE Connector CN8 Hard Disk IDE ConnectorPin Hard Disk IDE Connector CN7 Pin SignalHard Disk IDE1 Connector FDD Port Connector CN3FDD Pin Assignment 4 PS/2 KB/Mouse Connector CN4 & PS1 Ethernet RJ-45 Connector LAN1Reset Header J7 PS-ON Header CN9CRT Connector P4 Power Connector PWR2LCD Panel Display Connector LCD1 P4 CRT ConnectorLED Header J8 USB ConnectorUSB1LCD Display Pin Assignment Pin DescriptionPin PC/104 Connector Bus a & B PC104 13 PC104 ConnectorPin PC/104 Connector Bus C & D PC104 16 Ext. Battery CN1 Parallel Port Connector CN2Battery Jumper JP2 15 IR. Header J118 COM1, COM2 CN5, CN6 RS-232 Connector Pin AssignmentRS-232/RS-485 Select for COM1 P2 & P3 RS-485 Terminator Select J2ATX Power External Bottom Connector J6 Touch Screen Connector J3 & J420 D.O.C. Memory Address Select JP1 Driver Installation InstallationUtility Diskette Watchdog Block Diagram Watchdog TimerDisk Watchdog Timer Trigger Watchdog Timer SettingIRQ Bios Setup Overview Bios ConsoleBios Setup Main Menu Date & Time Setup Standard Cmos SetupHard Disk Setup Floppy SetupEGA/VGA Halt OnMono Bios Features Setup Typematic Delay Msec Typematic Rate SettingVideo Bios Shadow Memory Parity CheckBit I/O Cycle Recovery Time Chipset Features SetupChipset Features Setup Sdram CAS latency TimeLoad Default Setting PNP/PCI ConfigurationLoad Bios Defaults Load Setup DefaultsIntegrated Peripherals Bios Exit Password SettingIDE HDD Auto Detection