MB15E07SL
■SERIAL DATA INPUT TIMING
Data
Clock
LE
|
| 1st data | 2nd data |
|
|
| |
|
|
| Control bit Invalid data |
|
|
| ∼ |
| MSB |
| LSB |
|
|
| ∼ |
|
|
| ∼ |
t1 | t2 |
| t3 |
t7 |
|
| t6 |
|
|
| |
|
| ∼ |
|
t4
t5
On the rising edge of the clock, one bit of data is transferred into the shift register.
Parameter | Min | Typ | Max | Unit |
|
|
|
|
|
t1 | 20 | – | – | ns |
|
|
|
|
|
t2 | 20 | – | – | ns |
|
|
|
|
|
t3 | 30 | – | – | ns |
|
|
|
|
|
t4 | 30 | – | – | ns |
|
|
|
|
|
Parameter | Min | Typ | Max | Unit |
|
|
|
|
|
t5 | 100 | – | – | ns |
|
|
|
|
|
t6 | 20 | – | – | ns |
|
|
|
|
|
t7 | 100 | – | – | ns |
|
|
|
|
|
Note : LE should be “L” when the data is transferred into the shift register.
13