Dynamic memory controller
200
NS9750 Hardware Reference
Table135 shows the outputs from the memory controller and the corresponding
inputs to the 512M SDRAM (32Mx16, pins 13 and 14 used as bank selects).
11 12 2
0 0 11 **
Output address
(ADDROUT)Memory device
connections AHB address to row
address AHB address to
column address
14 BA1 25 25
13 BA0 24 24
12 12 23 -
11 11 22 -
10 10/AP 21 AP
9 9 20 10
88 19 9
77 18 8
66 17 7
55 16 6
44 15 5
33 14 4
22 13 3
11 12 2
0 0 11 **

Table 135: Address mapping for 512M SDRAM (32Mx16, BRC)

Output address
(ADDROUT)Memory device
connections AHB address to row
address AHB address to
column address

Table 134: Address mapping for 256M SDRAM (32Mx8, BRC)