MicroBlaze Development Kit Spartan-3E 1600 Edition User Guide 29
UG257 (v1.1) December 5, 2007 www.xilinx.com
Programming the FPGA, CPLD, or Platform Flash PROM via USB
R
If the original FPGA configuration file used the default StartUp clock source, CCLK,
iMPACT issues the warning message shown in Figure4-7. This message can be safely
ignored. When downloading via JTAG, the iMPACT software must change the StartUP
clock source to use the TCK JTAG clock source.
To start programming the FPGA, right-click the FPGA and select Program. The iMPACT
software reports status during programming process. Direct programming to the FPGA
takes a few seconds to less than a minute, depending on the speed of the PC’s USB port and
the iMPACT settings.
When the FPGA successfully programs, the iMPACT software indicates success, as shown
in Figure4-9. The FPGA application is now executing on the board and the DONE pin LED
(see Figure4-2) lights up.
Figure 4-7: iMPACT Issues a Warning if the StartUp Clock Was Not CCLK
Figure 4-8: Right-Click to Program the Spartan-3E FPGA
UG257 04-07 06906
UG257_04_08_061206