IBM SAGP-845EV Advanced Chipset Features, Auto, Dram Timing Selectable, CAS Latency Time

Page 29

4.7Advanced Chipset Features

CMOS Setup Utility – Copyright © 1984 – 2000 Award Software

Advanced Chipset Features

DRAM Timing Selectable

 

By SPD

 

 

 

Item Help

CAS Latency Time

 

1.5

 

 

 

_______________________

Active to Precharge Delay

7

 

 

 

Menu Level

¾

DRAM RAS# to CAS# Delay

3

 

 

 

 

 

DRAM RAS# Precharge

3

 

 

 

 

 

Memory Frequency For

 

AUTO

 

 

 

System BIOS Cacheable

Enabled

 

 

 

Video BIOS Cacheable

 

Disabled

 

 

 

Memory Hole At 15M-16M

 

Disabled

 

 

 

Delayed Transaction

 

Enabled

 

 

 

AGP Aperture Size

 

64MB

 

 

 

 

 

 

 

 

 

 

** Onboard Display Cache Setting **

 

 

 

On-chip VGA

 

Enabled

 

 

 

Flash BIOS

 

Disabled

 

 

 

↑↓←→Move Enter: Select +/-/PU/PD: Value

F10: Save

ESC: Exit

F1: General Help

 

 

 

 

 

 

 

F5: Previous Values F6: Fail-safe defaults

F7: Optimized Defaults

This section allows users to configure the system based on the specific features of the installed chipset. This chipset manages bus speeds and accesses to system memory resources, such as DRAM and the external cache. It also coordinates communications between the conventional ISA bus and the PCI bus. It must be stated that these items should never need to be altered. The default settings have been chosen because they provide the best operating conditions for the system.

DRAM Timing Selectable

The first chipset settings deal with CPU access to dynamic random access memory (DRAM). The default timings have been carefully chosen and should only be altered if data is being lost. Such a scenario might well occur if the system had mixed speed DRAM chips installed so that greater delays may be required to preserve the integrity of the data held in the slower memory chips.

CAS Latency Time

When synchronous DRAM is installed, the number of clock cycles of CAS latency depends on the DRAM timing.

The Choice: 1.5, 2, 2.5, 3.

DRAM Cycle Time Tras/Trc

Select the number of SCLKs for an access cycle.

The choice: 5/7, 6/8.

29

Image 29
Contents With 10/100 Ethernet LAN & AGP4X VGA SBC VersionSupport Copyright NoticeTrademarks Table of Contents Introduction Specifications− For alternative applications, a keyboard and a PS/2 Package Contents Layout InstallationSAGP-845EV Layout Keyboard Power Selection Clear Cmos SetupCompact Flash Card Master/Slave Mode Setting CPU Voltage SettingConnection Table of Connectors Label FunctionFDD1 FDC Connector Floppy Disk Drive ConnectorIDE2 Secondary IDE Connector Ultra ATA33/66/100 IDE Disk Drive ConnectorIDE1 Primary IDE Connector Parallel Port LPT1 Parallel Port ConnectorSerial Ports COM1 10-pin ConnectorCOM2 10-pin Connector IrDA Infrared Interface Port Keyboard ConnectorUSB Port Connector VGA Connector Fan ConnectorLAN RJ45 Connector CN4 Audio Connector 2x82.00mm Audio ConnectorsCDIN1 CD-IN Connector 1X42.54mm pin head Right GND LeftCFA1 Compact Flash Storage Card Socket Pin Assignment Compact Flash Storage Card SocketGround Card DETECT1 Card DETECT2 GroundPW1 ATX Power Switch Connector External Switches and IndicatorsPW2 ATX12V Power Connector for CPU CN2 Multiple PanelStarting Setup Award Bios SetupPress DEL to enter Setup IntroductionKey Function Using SetupMain Menu Standard Cmos Features Setup ItemsAdvanced Bios Features Advanced Chipset FeaturesEGA/VGA Standard Cmos SetupMM DD Yyyy Main Menu Selections Options DescriptionIDE MonoOptions Description IDE AdaptersCHS LBAAdvanced Bios Features LAN BootROM Quick Power On Self TestFirst/Second/Third/Other Boot Device Boot Up Floppy SeekTypematic Rate Setting Boot Up NumLock StatusTypematic Delay Msec Gate A20 OptionSmall Logo EPA Show Report No FDD For WinAuto Advanced Chipset FeaturesDram Timing Selectable CAS Latency TimeSystem Bios Cacheable Dram RAS# to CAS# DelayVideo Bios Cacheable Delay TransactionIntegrated Peripherals Flash BiosOn-chip VGA On-Chip Primary/Secondary PCI IDEUart Mode Select IDE HDD Block ModeParallel Port Mode IDE Primary/Secondary Master/Slave UdmaWatchdog Timer Unit Power Management SetupS1POS DpmsSuspend Mode Power ManagementFor SL CPU’s Video Off MethodPrimary IDE Secondary IDE FDD, COM, LPT Port HDD Power DownReset Configuration Data 10 PnP/PCI Configuration SetupResource controlled by IRQ ResourcesIRQ3/4/5/7/9/10/11/12/14/15 assigned to PC Health StatusPCI/VGA Palette Snoop VcoreAuto Detect PCI Clk Frequency/Voltage ControlSpread Spectrum CPU Host / 3V66 / PCI ClockDefaults Menu Password Disabled Supervisor/User Password SettingEnter Password Save to Cmos and Exit Y/N? Y Exit SelectingExit Without Saving Quit without saving Y/N? YINT 15H AH 6FH Appendix a Watchdog TimerPage IO Address Map Address Range Description Appendix B Address MappingDMA Channel Assignments Function 1st MB Memory Address Map Memory address DescriptionIRQ Mapping Table Bios Update Procedure Appendix C How to Upgrade a New BiosInstall screen Recovering the previous BiosAppendix D AGP Slot