Cypress CY7C1024DV33 manual Features, Functional Description, Logic Block Diagram

Page 1
CY7C1024DV33

CY7C1024DV33

3-Mbit (128K X 24) Static RAM

Features

High speed

tAA = 10 ns

Low active power

ICC = 175 mA at 10 ns

Low CMOS standby power

ISB2 = 25 mA

Operating voltages of 3.3 ± 0.3V

2.0V data retention

Automatic power down when deselected

TTL compatible inputs and outputs

Easy memory expansion with CE1, CE2, and CE3 features

Available in Pb-free standard 119-ball PBGA

Functional Description

The CY7C1024DV33 is a high performance CMOS static RAM organized as 128K words by 24 bits. This device has an automatic power down feature that significantly reduces power consumption when deselected.

To write to the device, enable the chip (CE1 LOW, CE2 HIGH, and CE3 LOW), while forcing the Write Enable (WE) input LOW.

To read from the device, enable the chip by taking CE1 LOW, CE2 HIGH, and CE3 LOW while forcing the Output Enable (OE) LOW and the Write Enable (WE) HIGH. See the Truth Table on page 7 for a complete description of Read and Write modes.

The 24 I/O pins (I/O0 to I/O23) are placed in a high impedance state when the device is deselected (CE1 HIGH, CE2 LOW, or CE3 HIGH) or when the output enable (OE) is HIGH during a write operation. (CE1 LOW, CE2 HIGH, CE3 LOW, and WE LOW).

Logic Block Diagram

A(9:0)

 

 

 

DECODER

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

ROW

 

 

 

 

 

 

 

 

 

INPUT BUFFER

128K x 24

ARRAY

COLUMN

DECODER

A(16:10)

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

I/O0 – I/O23

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

SENSE AMPS

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

1, CE2,

 

3

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

CE

CE

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

CONTROL LOGIC

 

 

 

WE

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

OE

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Cypress Semiconductor Corporation • 198 Champion Court

San Jose, CA 95134-1709

408-943-2600

Document Number: 001-08353 Rev. *C

 

Revised November 6, 2008

[+] Feedback

Image 1
Contents Logic Block Diagram FeaturesCY7C1024DV33 Functional DescriptionSelection Guide Pin ConfigurationDescription UnitMaximum Ratings DC Electrical CharacteristicsOperating Range CapacitanceFigure 2. AC Test Loads and Waveform4 AC Switching CharacteristicsParameter Read Cycle Data Retention Characteristics AC Switching Characteristics continuedData Retention Waveform ConditionsFigure 3. Read Cycle No. 1 Address Transition Controlled 13 Switching WaveformsFigure 4. Read Cycle No. 2 OE Controlled 3, 14 Figure 5. Write Cycle No. 1 CE Controlled 3, 16Power Switching Waveforms continuedTruth Table Figure 6. Write Cycle No. 2 WE Controlled, OE HIGH During Write 3, 16Ordering Information Package DiagramSpeed Ordering CodeDocument History Page Sales, Solutions, and Legal InformationDocument Title CY7C1024DV33, 3-Mbit 128K X 24 Static RAM Document Number