Cypress CY14E256L manual Device Operation, Sram Read, Sram Write, AutoStore Operation

Page 3

CY14E256L

Device Operation

The CY14E256L nvSRAM is made up of two functional compo- nents paired in the same physical cell. These are an SRAM memory cell and a nonvolatile QuantumTrap cell. The SRAM memory cell operates as a standard fast static RAM. Data in the SRAM is transferred to the nonvolatile cell (the STORE operation) or from the nonvolatile cell to SRAM (the RECALL operation). This unique architecture enables the storage and recall of all cells in parallel. During the STORE and RECALL operations, SRAM READ and WRITE operations are inhibited. The CY14E256L supports unlimited reads and writes similar to a typical SRAM. In addition, it provides unlimited RECALL opera- tions from the nonvolatile cells and up to one million STORE operations.

SRAM Read

The CY14E256L performs a READ cycle whenever CE and OE are LOW while WE and HSB are HIGH. The address specified on pins A0–14determines the 32,768 data bytes accessed. When the READ is initiated by an address transition, the outputs are valid after a delay of tAA (READ cycle 1). If the READ is initiated by CE or OE, the outputs are valid at tACE or at tDOE, whichever is later (READ cycle 2). The data outputs repeatedly respond to address changes within the tAA access time without the need for transitions on any control input pins, and remains valid until another address change or until CE or OE is brought HIGH, or WE or HSB is brought LOW.

SRAM Write

A WRITE cycle is performed whenever CE and WE are LOW and HSB is HIGH. The address inputs must be stable prior to entering the WRITE cycle and must remain stable until either CE or WE goes HIGH at the end of the cycle. The data on the common IO pins DQ0–7are written into the memory if it has valid tSD, before the end of a WE controlled WRITE or before the end of an CE controlled WRITE. Keep OE HIGH during the entire WRITE cycle to avoid data bus contention on common IO lines. If OE is left LOW, internal circuitry turns off the output buffers tHZWE after WE goes LOW.

AutoStore Operation

The CY14E256L stores data to nvSRAM using one of three storage operations:

1.Hardware store activated by HSB

2.Software store activated by an address sequence

3.AutoStore on device power down

having a capacitor of between 68uF and 220uF (+ 20%) rated at 6V should be provided. The voltage on the VCAP pin is driven to 5V by a charge pump internal to the chip. A pull up is placed on WE to hold it inactive during power up.

Figure 2. AutoStore Mode

In system power mode, both VCC and VCAP are connected to the +5V power supply without the 68 μF capacitor. In this mode, the AutoStore function of the CY14E256L operates on the stored system charge as power goes down. The user must, however, guarantee that VCC does not drop below 3.6V during the 10 ms STORE cycle.

To reduce unnecessary nonvolatile stores, AutoStore and Hardware Store operations are ignored, unless at least one WRITE operation has taken place since the most recent STORE or RECALL cycle. Software initiated STORE cycles are performed regardless of whether a WRITE operation has taken place. An optional pull-up resistor is shown connected to HSB. The HSB signal is monitored by the system to detect if an AutoStore cycle is in progress.

If the power supply drops faster than 20 us/volt before Vcc reaches VSWITCH, then a 2.2 ohm resistor should be connected between VCC and the system supply to avoid momentary excess of current between VCC and VCAP.

AutoStore Inhibit mode

AutoStore operation is a unique feature of QuantumTrap technology and is enabled by default on the CY14E256L.

During normal operation, the device draws current from VCC to charge a capacitor connected to the VCAP pin. This stored charge is used by the chip to perform a single STORE operation. If the voltage on the VCC pin drops below VSWITCH, the part automatically disconnects the VCAP pin from VCC. A STORE operation is initiated with power provided by the VCAP capacitor.

Figure 2 shows the proper connection of the storage capacitor (VCAP) for automatic store operation. A charge storage capacitor

If an automatic STORE on power loss is not required, then VCC is tied to ground and + 5V is applied to VCAP (Figure 3). This is the AutoStore Inhibit mode, where the AutoStore function is disabled. If the CY14E256L is operated in this configuration, references to VCC are changed to VCAP throughout this data sheet. In this mode, STORE operations are triggered through software control or the HSB pin. To enable or disable Autostore using an I/O port pin see “” on page 5. It is not permissible to change between these three options” on the fly”.

Document Number: 001-06968 Rev. *F

Page 3 of 18

[+] Feedback

Image 3
Contents Functional Description FeaturesPin Definitions Pin ConfigurationsSram Write AutoStore Inhibit modeDevice Operation Sram ReadSoftware Recall Hardware Recall Power UpHardware Store HSB Operation Software StoreHardware Protect Low Average Active PowerData Protection Noise ConsiderationsHardware Mode Selection A13-A0 Mode PowerBest Practices Operating Range DC Electrical CharacteristicsRange Ambient Temperature Maximum RatingsAC Test Conditions Data Retention and EnduranceCapacitance Thermal ResistanceParameter AC Switching CharacteristicsSwitching Waveforms Min MaxAddress Setup to Start of Write Chip Enable To End of WriteData Setup to End of Write Address Setup to End of WriteParameter Alt Description CY14E256L Unit Min Max AutoStore or Power Up RecallAlt Description 25 ns 35 ns 45 ns Unit Min Max Software Controlled STORE/RECALL CycleHardware Store Low to Store Busy 300 Hardware Store CycleHardware Store High to Inhibit Off 700 Hardware Store Pulse WidthOrdering Information Pin 300 Mil Soic Package DiagramPin 300 Mil Cdip Document History USB Sales, Solutions, and Legal Information