Cypress CY7C1298H manual Switching Characteristics Over the Operating Range 14

Page 10

CY7C1298H

Switching Characteristics Over the Operating Range [14, 15]

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

166 MHz

133 MHz

 

Parameter

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Description

 

 

 

Unit

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Min.

Max.

Min.

Max.

 

 

 

 

 

 

 

 

tPOWER

 

VDD(Typical) to the first Access[10]

1

 

1

 

ms

Clock

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

tCYC

 

Clock Cycle Time

6.0

 

7.5

 

ns

tCH

 

Clock HIGH

2.5

 

3.0

 

ns

tCL

 

Clock LOW

2.5

 

3.0

 

ns

Output Times

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

tCO

 

Data Output Valid After CLK Rise

 

3.5

 

4.0

ns

tDOH

 

Data Output Hold After CLK Rise

1.5

 

1.5

 

ns

t

 

Clock to Low-Z[11, 12, 13]

0

 

0

 

ns

CLZ

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

t

 

Clock to High-Z[11, 12, 13]

 

3.5

 

4.0

ns

CHZ

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

tOEV

 

 

 

LOW to Output Valid

 

3.5

 

4.0

ns

OE

tOELZ

 

 

 

LOW to Output Low-Z[11, 12, 13]

0

 

0

 

ns

OE

tOEHZ

 

 

 

HIGH to Output High-Z[11, 12, 13]

 

3.5

 

4.0

ns

OE

Set-up Times

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

tAS

 

Address Set-up Before CLK Rise

1.5

 

1.5

 

ns

tADS

 

 

 

 

 

 

 

 

 

 

 

 

 

Set-up Before CLK Rise

1.5

 

1.5

 

ns

ADSC,

ADSP

tADVS

 

 

 

 

 

Set-up Before CLK Rise

1.5

 

1.5

 

ns

ADV

tWES

 

 

 

 

 

 

 

 

 

 

 

 

 

[A:B] Set-up Before CLK Rise

1.5

 

1.5

 

ns

GW,

BWE,

BW

tDS

 

Data Input Set-up Before CLK Rise

1.5

 

1.5

 

ns

tCES

 

Chip Enable Set-up Before CLK Rise

1.5

 

1.5

 

ns

Hold Times

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

tAH

 

Address Hold After CLK Rise

0.5

 

0.5

 

ns

tADH

 

 

 

 

 

 

 

 

 

 

 

Hold After CLK Rise

0.5

 

0.5

 

ns

ADSP,

ADSC

tADVH

 

 

 

 

Hold After CLK Rise

0.5

 

0.5

 

ns

ADV

tWEH

 

 

 

 

 

 

 

 

 

 

 

 

 

[A:B] Hold After CLK Rise

0.5

 

0.5

 

ns

GW,

BWE,

BW

tDH

 

Data Input Hold After CLK Rise

0.5

 

0.5

 

ns

tCEH

 

Chip Enable Hold After CLK Rise

0.5

 

0.5

 

ns

Notes:

10.This part has a voltage regulator internally; tpower is the time that the power needs to be supplied above VDD minimum initially before a read or write operation can be initiated.

11.tCHZ, tCLZ,tOELZ, and tOEHZ are specified with AC test conditions shown in part (b) of AC Test Loads. Transition is measured ± 200 mV from steady-state voltage.

12.At any given voltage and temperature, tOEHZ is less than tOELZ and tCHZ is less than tCLZ to eliminate bus contention between SRAMs when sharing the same data bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed to achieve High-Z prior to Low-Z under the same system conditions.

13.This parameter is sampled and not 100% tested.

14.Timing reference level is 1.5V when VDDQ = 3.3V and is 1.25V when VDDQ = 2.5V.

15.Test conditions shown in (a) of AC Test Loads unless otherwise noted.

Document #: 38-05665 Rev. *B

Page 10 of 16

[+] Feedback

Image 10
Contents 166 MHz 133 MHz Unit FeaturesSelection Guide Functional Description1 Cypress Semiconductor CorporationFunctional Block Diagram CY7C1298HCY7C1298H Pin Configurations Pin TqfpTop View Pin Descriptions Functional Overview Sleep ModeBurst Sequences First Second Third Fourth Address Interleaved ‘Burst Address Table Mode = Floating or VDDLinear Burst Address Table Mode = GND A1, A0Function ZZ Mode Electrical CharacteristicsParameter Description Test Conditions Min Max Unit Operating Range Electrical Characteristics Over the Operating Range7,8Maximum Ratings Ambient RangeCapacitance9 Thermal Characteristics9AC Test Loads and Waveforms Switching Characteristics Over the Operating Range 14 Switching Waveforms Read Timing16Write Timing16 Address A1 A2Read/Write Timing16, 18 ZZ Mode Timing20 DON’T CareOrdering Information Package DiagramPin Tqfp 14 x 20 x 1.4 mm Issue Date Orig. Description of Change Document History