Cypress CY7C1270V18 manuals
Computer Equipment > Computer Hardware
When we buy new device such as Cypress CY7C1270V18 we often through away most of the documentation but the warranty.
Very often issues with Cypress CY7C1270V18 begin only after the warranty period ends and you may want to find how to repair it or just do some service work.
Even oftener it is hard to remember what does each function in Computer Hardware Cypress CY7C1270V18 is responsible for and what options to choose for expected result.
Fortunately you can find all manuals for Computer Hardware on our side using links below.
Cypress CY7C1270V18 Manual
27 pages 644.42 Kb
CY7C1266V18, CY7C1277V18 CY7C1268V18, CY7C1270V18 36-Mbit DDR-II+ SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency)Features Configurations Functional Description Selection Guide 2 CY7C1266V18, CY7C1277V18 CY7C1268V18, CY7C1270V18Document Number: 001-06347 Rev. *D Page 2 of 27 Logic Block Diagram (CY7C1266V18) Logic Block Diagram (CY7C1277V18)2M x 8 Array 2M x 8 Array 2M x 9 Array 2M x 9 Array Document Number: 001-06347 Rev. *D Page 3 of 27 3 Logic Block Diagram (CY7C1268V18)Logic Block Diagram (CY7C1270V18)1M x 18 Array 1M x 18 Array 512K x 36 Array 512K x 36 Array 4 Pin ConfigurationsCY7C1266V18 (4M x 8) 165-Ball FBGA (15 x 17 x 1.4 mm) Pinout 5 Pin ConfigurationsCY7C1268V18 (2M x 18) 165-Ball FBGA (15 x 17 x 1.4 mm) Pinout 6 CY7C1266V18, CY7C1277V18 CY7C1268V18, CY7C1270V187 CY7C1266V18, CY7C1277V18 CY7C1268V18, CY7C1270V188 CY7C1266V18, CY7C1277V18 CY7C1268V18, CY7C1270V18Functional OverviewRead Operations Write Operations Byte Write Operations Double Data Rate Operation Depth Expansion Programmable Impedance Echo Clocks Valid Data Indicator (QVLD) Delay Lock Loop (DLL) 9 Application ExampleTruth TableBUS MASTER (CPU or ASIC) SRAM#1 SRAM#2 12 CY7C1266V18, CY7C1277V18 CY7C1268V18, CY7C1270V18IEEE 1149.1 Serial Boundary Scan (JTAG)Disabling the JTAG Feature Test Access Port Test Clock Test Mode Select Test Data-In (TDI) Test Data-Out (TDO) Performing a TAP Reset TAP Re gist ers TAP Instruction Set 14 TAP Controller State DiagramTAP Controller Block Diagram 15 TAP Controller18 CY7C1266V18, CY7C1277V18 CY7C1268V18, CY7C1270V18Boundary Scan Order 19 Power Up Sequence in DDR-II+ SRAMPower Up SequenceClock Start (Clock Starts after VDD/VDDQ is Stable) Fix HIGH (tie to VDDQ) DLL Constraints Power Up WaveformsK K VDD/VDDQ DOFFUnstable Clock > 2048 Stable Clock Start Normal Operation VDD/VDDQ Stable (< + 0.1V DC per 50 ns) 20 Maximum Ratings Operating Range Electrical CharacteristicsDC Electrical Characteristics AC Input Requirements 21 CapacitanceThermal Resistance AC Test Loads and Waveforms 22 Switching Characteristics Document Number: 001-06347 Rev. *D Page 23 of 27 23 Switching WaveformsRead/Write/Deselect SequenceREAD READ 12345678910Figure 5. Waveform for 2.5 Cycle Read Latency NOP WRITEWRITE 11 READ NOP NOP 25 Ordering Information 26 CY7C1266V18, CY7C1277V18 CY7C1268V18, CY7C1270V18Document Number: 001-06347 Rev. *D Page 26 of 27[+] Feedback [+] Feedback Package DiagramFigure 6. 165-ball FBGA (15 x 17 x 1.40 mm), 51-85195 27 CY7C1266V18, CY7C1277V18 CY7C1268V18, CY7C1270V18
Also you can find more Cypress manuals or manuals for other Computer Equipment.