300

Chapter 23 Sub Oscillation Stabilisation Timer

3.Configuration
3. Configuration
Figure 3-1 Configuration Diagram
Figure 3-2 List of Registers

Note: For the ICR register and interrupt vector, refer to “Chapter 24 Interrupt Control (Page No.311)”.

01234567891011121314Clock timer
Clock timer
(14-bit free run timer)
Sub-clock
(Source oscillation)
32.768 kHz
WCL WPCR:bit 2
0
1
Timer clear
Does not affect the operation
Timer clear
01234567891011121314
212223242526272829210 211212 213 214 215
Selector
Edge detection
WS1-0 WPCR:bit 2-1
0
00
Interval time
CL-SUB
CL-SUB
CL-SUB
CL-SUB
2
10
/ F
2
13
/ F
2
14
/ F
2
15
/ F
WIE WPCR:bit 6
0
1
Interrupt disable
Interrupt enable
Clock timerInterrupt (#49)
1
0
WIF WPCR:bit 7
0
1
Without interrupt request
With interrupt request
WRITE; 0: Flag clear
1
10
11