603
Chapter 31 External Bus
10.DMA Access Operation

2-Cycle Transfer (External -> I/O)

Figure 10-9 "Timing Chart for 2-Cycle Transfer (External -> I/O" shows the operation timing chart for (TYP3-
0=0000B, AWR=0008H, IOWR=00H).
Figure 10-9 "Timing Chart for 2-Cycle Transfer (External -> I/O" shows a case in which a wait is not set for
memory and I/O.
Figure 10-9 Timing Chart for 2-Cycle Transfer (External -> I/O)
The bus is accessed in the same way as an interface when the DMAC transfer is not performed.
In basic mode, DACKn/DEOPn is output in both transfer source bus access and transfer destination bus
access.
10.7 2-Cycle Transfer (I/O -> External)This section explains 2-cycle transfer (I/O -> external) operation.
memory address I/O addressidle
DACKn
DEOPn
DACKn
DEOPn
DREQn
MCLK
AS
CSn
CSn
A[31:0]
D[31:0]
WRn
RD
FR30
compatible
mode
Basic
mode