xlviii MPC8260 PowerQUICC II UserÕs Manual MOTOROLA
TABLES
Table
Number Title Page
Number
13-8 Command Descriptions......................................................................................... 13-14
13-9 Buffer Descriptor Format...................................................................................... 13-17
13-10 Parameter RAM..................................................................................................... 13-18
13-11 RISC Timer Table Parameter RAM...................................................................... 13-20
14-1 SIx RAM Entry (MCC = 0)................................................................................... 14-11
14-2 SIx RAM Entry (MCC = 1)................................................................................... 14-13
14-3 SIx RAM Entry Descriptions.................................................................................14-14
14-4 SIxGMR Field Descriptions.................................................................................. 14-17
14-5 SIxMR Field Descriptions..................................................................................... 14-18
14-6 SIxRSR Field Descriptions....................................................................................14-24
14-7 SIxCMDR Field Description................................................................................. 14-25
14-8 SIxSTR Field Descriptions.................................................................................... 14-25
14-9 IDL Signal Descriptions........................................................................................ 14-27
14-10 SIx RAM Entries for an IDL Interface.................................................................. 14-30
14-11 GCI Signals............................................................................................................14-31
14-12 SIx RAM Entries for a GCI Interface (SCIT Mode)............................................. 14-34
15-1 Clock Source Options.............................................................................................. 15-6
15-2 CMXUAR Field Descriptions................................................................................. 15-7
15-3 CMXSI1CR Field Descriptions............................................................................. 15-11
15-4 CMXSI2CR Field Descriptions............................................................................. 15-12
15-5 CMXFCR Field Descriptions................................................................................ 15-13
15-6 CMXSCR Field Descriptions................................................................................ 15-15
15-7 CMXSMR Field Descriptions............................................................................... 15-18
16-1 BRGCx Field Descriptions...................................................................................... 16-3
16-2 BRG External Clock Source Options...................................................................... 16-4
16-3 Typical Baud Rates for Asynchronous Communication......................................... 16-5
17-1 TGCR1 Field Descriptions...................................................................................... 17-4
17-2 TGCR2 Field Descriptions...................................................................................... 17-5
17-3 TMRIÐTMR4 Field Descriptions............................................................................ 17-6
17-4 TER Field Descriptions........................................................................................... 17-9
18-1 SDSR Field Descriptions......................................................................................... 18-3
18-2 PDTEM and LDTEM Field Descriptions................................................................18-4
18-3 IDMA Transfer Parameters..................................................................................... 18-7
18-4 IDMAx Parameter RAM....................................................................................... 18-16
18-5 DCM Field Descriptions........................................................................................18-18
18-6 IDMA Channel Data Transfer Operation.............................................................. 18-20
18-7 Valid Memory-to-Memory STS/DTS Values....................................................... 18-21
18-8 Valid STS/DTS Values for Peripherals................................................................. 18-21
18-9 IDSR/IDMR Field Descriptions............................................................................ 18-23
18-10 IDMA BD Field Descriptions................................................................................18-24
18-11 IDMA Bus Exceptions...........................................................................................18-27
18-12 Parallel I/O Register ProgrammingÑPort C......................................................... 18-28
18-13 Parallel I/O Register ProgrammingÑPort A......................................................... 18-28