Register Descriptions
A-14
I/O Status Register (IOSR) — I/O Address FFF6h
15 14 13 12 11 10 9 8
0 0 0 1 1 0 0 0
ReservedADCBITEMT THREFEOEDR
RR/W1C R/W1C
0
1Normal operation.
CAD bit of ASPCR is 1 and
A
or
a
is received in ADTR.
0
1Normal operation
Break has been detected on RX pin.
0
1ADTR and/or AXSR are full.
ADTR and AXSR are empty; ADTR is
ready for a new character to transmit.
0
1Transmit register not empty. Port operation normal.
Transmit register empty. Port ready to receive new
character.
0
1No framing error detected.
Character received did not have a valid stop bit.
0
1No overrun error detected.
Last character in ADTR was not read
before the next character overwrote it.
0
1Receive register empty
Character has been completely
received.
A
detect complete bit
Break interrupt indicator
Transmit empty indicator
Transmit register empty indicator
Data ready indicator for receiver
Framing error indicator
Receive register overrun indicator
R/W1C R R/W1C R
7 6 5 4 3 2 1 0
XXXXXXXX
DIO3DIO2DIO1DIO0IO3§IO2§IO1§IO0§
R/WR/W1C R/W1C
0
1No change detected on IO2
Change detected on IO2
0
1No change detected on IO1
Change detected on IO1
0
1No change detected on IO0
Change detected on IO0
0
1IO3 signal low
IO3 signal high
0
1IO2 signal low
IO2 signal high
0
1IO1 signal low
IO1 signal high
0
1IO0 signal low
IO0 signal high
Change detect bit for IO2
Change detect bit for IO1
Change detect bit for IO0
IO3 pin status
IO0 pin status
IO2 pin status
IO1 pin status
0
1No change detected on IO3
Change detected on IO3
Change detect bit for IO3
R/W1C R/W1C R/W R/W R/W
This reserved bit is always read as 0. Writes have no effect.
When any one of these bits changes in response to the specified event, an interrupt request is generated on the TXRXINT line.
§This bit can be written to only when the corresponding pin is configured (in the ASPCR) as an output.