Registers |
| www.ti.com |
|
| Table 10. A/D Conversion Data 1 (AD1DAT) Field Descriptions |
Bit | Field | Value Description |
Reserved | Any writes to these bit(s) must always have a value of 0. | |
AD1DAT | A/D conversion data for channel 1 |
3.9AD2DAT
The A/D conversion data 2 (AD2DAT) register is shown in Figure 10 and described in Table 11.
Figure 10. A/D Conversion Data 2 (AD2DAT) Register
31 | 10 | 9 | 0 |
Reserved |
|
| AD2DAT |
|
|
LEGEND: R/W = Read/Write; R = Read only;
|
| Table 11. A/D Conversion Data 2 (AD2DAT) Field Descriptions |
Bit | Field | Value Description |
Reserved | Any writes to these bit(s) must always have a value of 0. | |
AD2DAT | A/D conversion data for channel 2 |
3.10AD3DAT
The A/D conversion data 3 (AD3DAT) register is shown in Figure 11 and described in Table 12.
Figure 11. A/D Conversion Data 3 (AD3DAT) Register
31 | 10 | 9 | 0 |
Reserved |
|
| AD3DAT |
|
|
LEGEND: R/W = Read/Write; R = Read only;
|
| Table 12. A/D Conversion Data 3 (AD3DAT) Field Descriptions |
Bit | Field | Value Description |
Reserved | Any writes to these bit(s) must always have a value of 0. | |
AD3DAT | A/D conversion data for channel 3 |
3.11AD4DAT
The A/D conversion data 4 (AD4DAT) register is shown in Figure 12 and described in Table 13.
Figure 12. A/D Conversion Data 4 (AD4DAT) Register
31 | 10 | 9 | 0 |
Reserved |
|
| AD4DAT |
|
|
LEGEND: R/W = Read/Write; R = Read only;
16 | Analog to Digital Converter (ADC) Interface | |
|
| Submit Documentation Feedback |