Crown Audio IQ P.I.P.-DSP manual Control/Monitor Functions, IQ System Communications

Page 22

IQ–P.I.P.–DSPProgrammable Input Processor with DSP for IQ Systems

parameters are used here such as threshold, attack time, etc. Next, the output limiter is processed through control- lable polarity inverters. The last processing section is an output muter after which the signal is sent to the main am- plifier for voltage and current amplification.

All parameters are continuously controllable via the IQ System or can be set and will continue to operate.

5.2 Control/Monitor Functions

5.2.1 Audio Signals

In addition to controlling the audio input level and polarity, the IQ–P.I.P.–DSPcan turn on/off the high-voltage power supplies. These functions are controlled using ports on the 6811 microprocessor and some external support cir- cuitry. The audio level is controlled by the 6811 micropro- cessor through a digitally controlled analog attenuator.

The audio signals that are monitored are the input to the P.I.P. and the output of the amplifier. These signals enter the P.I.P. and are fed into a precision peak detector which insures that instantaneous signal peaks are not “missed” by the P.I.P. The detector outputs are then fed through a multiplexer into a logarithmic conversion circuit for dy- namic range scaling. The output of this circuit is then fed into the A/D converter on the 6811 microprocessor, where the signal is converted and sent to the host computer via the Crown Bus.

5.2.2 Status Signals

The status signals that are monitored are ODEP level, IOC status and VCC status. These signals enter the P.I.P., pass through a buffer stage, and are fed into the A/D converter on the 6811 microprocessor. The signals are then con- verted and sent to the host computer via the Crown Bus.

5.2.3 DSPI Control

The DSPI LED flashes whenever a valid IQ command has been received and can be forced to stay on to facilitate diagnosis of Crown Bus wiring problems.

5.3 IQ System Communications

The IQ–P.I.P.–DSPcommunicates with the host computer via the Crown Bus. Connections to the Crown Bus are made via the 4 and 5-pin locking DIN connectors on the rear panel. IQ commands entering the P.I.P. are fed into an input receiver circuit that converts the 20 mA current loop signal into a standard logic signal that the 6811 mi- croprocessor can understand. This signal is also passed directly to the Crown Bus for output where it is passed on to the remainder of the loop. Data sent in response to IQ commands is also sent through the Crown Bus output where it passes through the remainder of the loop and back to the host computer. A “drop out” relay is also present which makes a physical contact between the Crown Bus input and output connectors in the event of a power failure. This means that as long as the Crown Bus cables are connected to the P.I.P., the Crown Bus will re- main unbroken—even if power to the P.I.P. is lost.

5.4 Microprocessors and Reset Switch

The “brains” of the IQ–P.I.P.–DSPare contained in its two microprocessors. A Motorola 6811 interprets commands received from the Crown Bus and responds accordingly. A Motorola 56002 manages all DSP functions. The memory of both processors is backed up with EEPROM. The IQ–P.I.P.–DSPis designed to provide an “automatic reset” in the event of a power failure, but the rear reset switch has also been added. Pressing this switch restores all P.I.P. settings to the “user defaults” if it is pressed for less than 2 seconds or to the factory defaults if it is pressed for more than 2 seconds. The only exception is the initialization data which can only be changed with IQ System software on the host computer.

INPUT

INPUT

 

 

 

ODEP CONSER-

INPUT PROTEC-

ATTENUATOR

COMPRESSOR

 

 

VATION LIMITER

TION LIMITER

ATTENUATION

ON/OFF

THRESHOLD ATTACK TIME

RELEASE TIME RATIO

 

 

 

ON/OFF TRIGGER LEVEL

CONSERVATION AMOUNT RELEASE TIME

 

 

 

 

FLTR

FLTR

FLTR

FLTR

 

FLTR

FLTR

FLTR

FLTR

SIGNAL

 

1

2

3

 

4

 

5

6

7

8

DELAY

 

 

 

 

ON/OFF

FILTER TYPE

FILTER Q

FREQUENCY FILTER GAIN

 

 

 

DELAY

 

 

 

 

 

 

 

FILTER

 

 

 

 

DAISY CHAIN

OUTPUT

MAIN

AMPLIFIER

 

OUTPUT

POLARITY

 

OUTPUT

ON/OFF

LIMITER

INVERTER

 

MUTER

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

THRESHOLD ATTACK TIME RELEASE TIME

INVERT / NORMAL

 

MUTE / UNMUTE

IQ-P.IP.-DP AMPLIFIER

Fig. 5.2 IQ–P.I.P.–DSP Audio Signal Flow Block Diagram

Page 22

Reference Manual

Image 22
Contents Page Three Year Full Warranty Important Safety Instructions FCC Compliance Notice Crown Audio Division Technical Support GroupQuick Install Procedure Contents Welcome UnpackingFacilities P.-DSPAudio Circuit Board Bottom Installation 3 4 5 6 7Install the IQ-P.I.P.-DSPinto the amplifier Install the IQ-P.I.P.-DSPinto the AmplifierInstall the Wiring Prepare the AmplifierAdjust the Levels & Scale Factors Closer Look at Crown Bus Wiring+ + IQ-P.I.P.-DSP Output IQ Component InputCloser Look at Audio Signal Wiring When External Power is NeededOperation Smooth/Output Signal Limiter Input Signal AttenuatorInput Signal Compressor/Limiter Polarity InverterExcessive IOC Warning Auto StandbyOdep Limiter Excessive Odep WarningProgrammable Filters Fault WarningSignal Delay Passband gain Fixed at unityPassband gain Fixed at unity Data Signal Presence Indicator Memory BackupAmp Mode ResetTechnical Information Audio SignalsSignal Flow Processing see Figure Hardware Processing see FigureControl/Monitor Functions Microprocessors and Reset SwitchIQ System Communications Crown Bus Data Communication SpecificationsGeneral AudioIQ Address Switch IQ Address TablesIQ Address Switch SW1 Settings from 126 to Reference Manual North American Service ServiceWorldwide Service Crown Audio DivisionCrown Factory Service Information