IBM DS-2000 warranty Functional Description Fifo Control Register

Page 10

FUNCTIONAL DESCRIPTION

C . FIFO

CONTROL

REGISTER

 

 

 

+------

+

 

 

 

 

D7

RXT1

--

+

 

 

 

 

+------

+

+--

Receiver

trigger

D6

RXT0

--

+

 

 

 

 

+------

+

 

 

 

 

D5

x

--

+

 

 

 

 

+------

+

+--

Reserved

 

 

D4

x

--

+

 

 

 

 

+------

+

 

 

 

 

D3

DMAM

-----

DMA mode

select

 

+------

+

 

 

 

 

D2

XRST

-----

Transmit

FIFO

reset

 

+------

+

 

 

 

 

D1

RRST

-----

Receive

FIFO

reset

 

+------

+

 

 

 

 

D0

FE

-----

FIFO enable

 

 

+------

+

 

 

 

 

Figure 6. FIFO control register bit definitions.

RXTx - Receiver

FIFO

Trigger Level:

 

 

D e t e r m i n e s t h e t r i g g e r l e v e l f o r t h e F I F O

interrupt as

given in

figure

7 below.

 

 

+-----------

+-----------------------

 

+

 

 

RCVR FIFO

 

RXT1 RXT0 Trigger level

(bytes)

 

+-----------

+-----------------------

 

+

0

0

1

 

0

1

4

 

1

0

8

 

1

1

14

 

 

+-----------

+-----------------------

 

+

 

 

Figure

7. FIFO

trigger

levels.

 

DMAM - DMA Mode Select:

When set (logic 1), RxRDY and TxRDY change from mode 0 to mode 1. (DMA mode not supported on DS- 2000.)

XRST - Transmit FIFO Reset:

When set (logic 1), all bytes in the transmitter

FIFO are cleared and the counter

is reset. The

s h i f t r e g i s t e r i s n o t c l e a r e d .

X R S T i s s e l f -

clearing.

 

iii

Image 10
Contents Date of Purchase Warranty InformationSerial Number Table of Contents Fifo ListModem CPU IntroductionII . Board Description Functional Description Functional Description III Functional Dlab Register DescriptionFunctional Description Interrupt Enable Register Functional Description Interrupt Identification Register Func Tional Description IID2 IID1 IID0 IPFunctional Description Fifo Control Register Line Control Register Parity selections STB STB WLS1 WLS0Functional Description Modem Control Register Temt Functional Description Line Status RegisterFfrx ThreData ready Indicates Is present Receive buffer Functional Description Modem Status Register Baud Rate Selection Fifo Interrupt Mode OperationFunctional Description Scratchpad Register PC/XTAUD Rate Selection VII Interrupts Addressing VI. AddressingVIII. Programmable Option Select Programm Able Option Select Programmable Option Select Available interrupt levels IiiOUT PUT Configurations IX. Output Configurations Output Configurations Auxin Rclk Rclk AuxinBaudout Auxout DTR RTSOutput Configurations Ternal Connections External Connections Installation XI. Installation XII Specifications