Silicon Laboratories SI4734/35-B20 manual Parameter Symbol Min Typ Max Unit, Rst, GPO1, GPO2/INT

Page 6

Si4734/35-B20

Table 4. Reset Timing Characteristics1,2,3 (VDD = 2.7 to 5.5 V, VIO = 1.5 to 3.6 V, TA = –20 to 85 °C)

 

Parameter

Symbol

Min

Typ

Max

Unit

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Setup to

 

4

tSRST

100

µs

 

RST

Pulse Width and GPO1, GPO2/INT

RST

 

 

 

 

 

 

 

 

 

 

 

tHRST

 

 

 

 

 

GPO1, GPO2/INT

Hold from RST

30

ns

Important Notes:

1.When selecting 2-wire mode, the user must ensure that a 2-wire start condition (falling edge of SDIO while SCLK is high) does not occur within 300 ns before the rising edge of RST.

2.When selecting 2-wire mode, the user must ensure that SCLK is high during the rising edge of RST, and stays high until after the first start condition.

3.When selecting 3-wire or SPI modes, the user must ensure that a rising edge of SCLK does not occur within 300 ns before the rising edge of RST.

4.If GPO1 and GPO2 are actively driven by the user, then minimum tSRST is only 30 ns. If GPO1 or GPO2 is hi-Z, then minimum tSRST is 100 µs, to provide time for on-chip 1 MΩ devices (active while RST is low) to pull GPO1 high and GPO2 low.

RST

GPO1

GPO2/

INT

70%

30%

70%

30%

70%

30%

tSRST tHRST

Figure 1. Reset Timing Parameters for Busmode Select

6

Rev. 1.0

Image 6
Contents Applications FeaturesFunctional Block Diagram DescriptionSi4734/35-B20 Table of Contents Parameter Symbol Value Unit Electrical SpecificationsParameter Symbol Test Condition Min Typ Max Unit Recommended Operating ConditionsAM/SW/LW Mode DC CharacteristicsParameter Symbol Test Condition Min Typ Max Unit FM Mode Supplies and InterfaceParameter Symbol Min Typ Max Unit RSTGPO1, GPO2/INT Wire Control Interface Characteristics1,2,3 StartSclk Sdio SEN SclkSPI Control Interface Write Timing Parameters Dclk DFS Dout FM Receiver Characteristics1,2 RDS Bler 5%Fmdeemphasis = Si4734/35-B20 KHz Long Wave LW 153 279 Refclkprescale RefclkCrystal Oscillator Typical Application Schematic Si4734/35-GMBill of Materials Components Value/Description SupplierOptional Components 5.5 Functional DescriptionOverview 3.6VAM Receiver Operating ModesFM Receiver SW ReceiverDigital Audio Interface Si4735 Only Audio Data FormatsAudio Sample Rates I2S Digital Audio Format Soft Mute Stereo Audio Processing De-emphasisStereo DAC RDS/RBDS Processor Si4735 OnlySeek TuningBus Mode Select on Rising Edge Reference ClockSPI Control Interface Mode Programming with Commands Firmware UpgradesReset, Power Up, and Power Down GPO OutputsCmd Commands and PropertiesSi473x Command Summary DescriptionProp Name Description Default Si473x Property SummaryAmdeemphasis RdsconfigRxvolume AmchannelfilterPin Descriptions Si4734/35-GM Pin Numbers Name DescriptionQFN Ordering GuidePart Number Description Package Operating RDS/RBDSPackage Markings Top Marks Si4734/35 Top MarkTop Mark Explanation Symbol Millimeters Min Nom Max Package Outline Si4734/35 QFNPCB Land Pattern Si4734/35 QFN PCB Land PatternPCB Land Pattern Dimensions Symbol Millimeters Min MaxBSC Additional Reference Resources Document Change List Revision 0.4 to RevisionContact Information

SI4734/35-B20 specifications

Silicon Laboratories SI4734/35-B20 is an advanced, highly integrated broadcast radio receiver designed for various consumer applications. Hailed for its compactness and versatility, the SI4734/35-B20 offers extensive features that enable radio reception across multiple frequency bands, including AM, FM, and shortwave. It caters to the needs of manufacturers looking to incorporate reliable radio capabilities into their devices, ensuring quality sound and performance without the cumbersome designs typically associated with traditional radio receivers.

At the heart of the SI4734/35-B20 are performance-optimized technologies. One standout feature is the device's ability to support digital and analog processing simultaneously, utilizing Silicon Labs’ proprietary digital signal processing (DSP) technology. This architecture not only enhances signal clarity but also helps in mitigating noise, enabling users to experience a superior audio quality across varied environments.

Another notable characteristic of the SI4734/35-B20 is its low power consumption, making it ideal for battery-operated devices. The receiver employs sophisticated power management techniques that allow it to operate efficiently, prolonging battery life while maintaining optimal performance. In this context, the “sleep” mode and fast wake-up times contribute to significant energy savings, affirming its suitability for portable applications.

The SI4734/35-B20 is designed with a robust set of features for ease of integration into various systems. The device supports multiple programmable interfaces, including I2C, providing flexibility in communication with microcontrollers and facilitating straightforward integration into existing designs. Because of its programmable architecture, developers can customize the receiver’s capabilities according to the specific needs of their applications.

Additional features include automatic frequency control (AFC) for stability in tuning, allowing seamless transitions while listening to programs. The built-in AGC (automatic gain control) optimizes the receiver's sensitivity to ensure clear reception even in weak signal conditions.

The SI4734/35-B20 also possesses a wide frequency range, accommodating both standard and niche applications. Its compact form factor and surface-mount technology (SMT) footprint further enhance its appeal to developers seeking to maximize board space in their designs.

In conclusion, the Silicon Laboratories SI4734/35-B20 is a significant advancement in radio receiver technology, combining advanced DSP, low power consumption, and ease of integration. These attributes make it a preferred choice for engineers and manufacturers looking to deliver high-quality audio experiences across a range of consumer electronics, from radios to multifunctional smart devices.