CY24272
Pinouts
Figure 1. Pin Diagram - 28 Pin TSSOP
VDDP 1
VSSP 2
ISET 3
VSS 4 REFCLK 5 REFCLKB 6 VDDC 7 VSSC 8 SCL 9 SDA 10 EN 11 ID0 12 ID1 13
/BYPASS 14
CY24272
28 VDD
27 CLK0
26CLK0B
25 VSS
24 CLK1
23CLK1B
22 VDD
21 VSS
20 CLK2
19CLK2B
18 VSS
17 CLK3
16CLK3B
15 VDD
Table 2. Pin Definition - 28 Pin TSSOP
Pin No. | Name | IO | Description |
|
1 | VDDP | PWR | 2.5V power supply for phased lock loop (PLL) |
|
|
|
|
|
|
2 | VSSP | GND | Ground |
|
|
|
|
|
|
3 | ISET | I | Set clock driver current (external resistor) |
|
|
|
|
|
|
4 | VSS | GND | Ground |
|
|
|
|
|
|
5 | REFCLK | I | Reference clock input (connect to clock source) |
|
|
|
|
|
|
6 | REFCLKB | I | Complement of reference clock (connect to clock source) |
|
|
|
|
|
|
7 | VDDC | PWR | 2.5V power supply for core |
|
|
|
|
|
|
8 | VSSC | GND | Ground |
|
|
|
|
|
|
9 | SCL | I | SMBus clock (connect to SMBus) |
|
|
|
|
|
|
10 | SDA | I | SMBus data (connect to SMBus) |
|
|
|
|
|
|
11 | EN | I | Output Enable (CMOS signal) |
|
|
|
|
|
|
12 | ID0 | I | Device ID (CMOS signal) |
|
|
|
|
|
|
13 | ID1 | I | Device ID (CMOS signal) |
|
|
|
|
|
|
14 | /BYPASS | I | REFCLK bypassing PLL (CMOS signal) |
|
|
|
|
|
|
15 | VDD | PWR | Power supply for outputs |
|
|
|
|
|
|
16 | CLK3B | O | Complement clock output |
|
|
|
|
|
|
17 | CLK3 | O | Clock output |
|
|
|
|
|
|
18 | VSS | GND | Ground |
|
|
|
|
|
|
19 | CLK2B | O | Complement clock output |
|
|
|
|
|
|
20 | CLK2 | O | Clock output |
|
|
|
|
|
|
21 | VSS | GND | Ground |
|
|
|
|
|
|
22 | VDD | PWR | Power supply for outputs |
|
|
|
|
|
|
23 | CLK1B | O | Complement clock output |
|
|
|
|
|
|
24 | CLK1 | O | Clock output |
|
|
|
|
|
|
25 | VSS | GND | Ground |
|
|
|
|
|
|
26 | CLK0B | O | Complement clock output |
|
|
|
|
|
|
27 | CLK0 | O | Clock output |
|
|
|
|
|
|
28 | VDD | PWR | Power supply for outputs |
|
|
|
|
|
|
Document Number: | Page 2 of 13 |
[+] Feedback