Cypress CY7C1364C manual Switching Characteristics Over the Operating Range12,13

Page 11

CY7C1364C

Switching Characteristics Over the Operating Range[12,13]

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

–250

 

–200

 

–166

 

 

Parameter

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Description

 

 

 

 

 

 

 

 

Unit

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Min.

 

Max.

Min.

 

Max.

Min.

 

Max.

 

 

 

 

 

 

 

 

 

 

 

 

 

tPOWER

 

VDD(Typical) to the First Access[14]

1

 

 

1

 

 

1

 

 

ms

Clock

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

tCYC

 

Clock Cycle Time

4.0

 

 

5.0

 

 

6.0

 

 

ns

tCH

 

Clock HIGH

1.8

 

 

2.0

 

 

2.4

 

 

ns

tCL

 

Clock LOW

1.8

 

 

2.0

 

 

2.4

 

 

ns

Output Times

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

tCO

 

Data Output Valid after CLK Rise

 

 

2.8

 

 

3.0

 

 

3.5

ns

tDOH

 

Data Output Hold after CLK Rise

1.25

 

 

1.25

 

 

1.25

 

 

ns

tCLZ

 

Clock to Low-Z[15, 16, 17]

1.25

 

 

1.25

 

 

1.25

 

 

ns

tCHZ

 

Clock to High-Z[15, 16, 17]

1.25

 

2.8

1.25

 

3.0

1.25

 

3.5

ns

tOEV

 

 

 

LOW to Output Valid

 

 

2.8

 

 

3.0

 

 

3.5

ns

OE

 

 

 

 

 

 

tOELZ

 

 

 

LOW to Output Low-Z[15, 16, 17]

0

 

 

0

 

 

0

 

 

ns

OE

 

 

 

 

tOEHZ

 

 

 

HIGH to Output High-Z[15, 16, 17]

 

 

2.8

 

 

3.0

 

 

3.5

ns

OE

 

 

 

 

 

 

Set-up Times

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

tAS

 

Address Set-up before CLK Rise

1.25

 

 

1.5

 

 

1.5

 

 

ns

tADS

 

 

 

 

 

 

 

 

 

 

 

 

 

Set-up before CLK Rise

1.25

 

 

1.5

 

 

1.5

 

 

ns

ADSC,

ADSP

 

 

 

 

tADVS

 

 

 

 

 

Set-up before CLK Rise

1.25

 

 

1.5

 

 

1.5

 

 

ns

ADV

 

 

 

 

tWES

 

 

 

 

 

 

 

 

 

 

 

 

 

[A:D] Set-up before CLK Rise

1.25

 

 

1.5

 

 

1.5

 

 

ns

GW,

BWE,

BW

 

 

 

 

tDS

 

Data Input Set-up before CLK Rise

1.25

 

 

1.5

 

 

1.5

 

 

ns

tCES

 

Chip Enable Set-up before CLK Rise

1.25

 

 

1.5

 

 

1.5

 

 

ns

Hold Times

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

tAH

 

Address Hold after CLK Rise

0.4

 

 

0.5

 

 

0.5

 

 

ns

tADH

 

 

 

 

 

 

 

 

 

 

 

Hold after CLK Rise

0.4

 

 

0.5

 

 

0.5

 

 

ns

ADSP,

ADSC

 

 

 

 

tADVH

 

 

 

 

Hold after CLK Rise

0.4

 

 

0.5

 

 

0.5

 

 

ns

ADV

 

 

 

 

tWEH

 

 

 

 

 

 

 

 

 

 

 

 

 

[A:D] Hold after CLK Rise

0.4

 

 

0.5

 

 

0.5

 

 

ns

GW,

BWE,

BW

 

 

 

 

tDH

 

Data Input Hold after CLK Rise

0.4

 

 

0.5

 

 

0.5

 

 

ns

tCEH

 

Chip Enable Hold after CLK Rise

0.4

 

 

0.5

 

 

0.5

 

 

ns

Notes:

12. Timing reference level is 1.5V when VDDQ = 3.3V and is 1.25V when VDDQ = 2.5V.

13. Test conditions shown in (a) of AC Test Loads unless otherwise noted.

14. This part has a voltage regulator internally; tPOWER is the time that the power needs to be supplied above VDD minimum initially before a Read or Write operation can be initiated.

15. tCHZ, tCLZ,tOELZ, and tOEHZ are specified with AC test conditions shown in part (b) of AC Test Loads. Transition is measured ± 200 mV from steady-state voltage.

16. At any given voltage and temperature, tOEHZ is less than tOELZ and tCHZ is less than tCLZ to eliminate bus contention between SRAMs when sharing the same data bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed to achieve High-Z prior to Low-Z under the same system conditions.

17. This parameter is sampled and not 100% tested.

Document #: 38-05689 Rev. *E

Page 11 of 18

[+] Feedback

Image 11
Contents Cypress Semiconductor Corporation FeaturesFunctional Description1 CY7C1364C Pin ConfigurationSelection Guide 250 MHz 200 MHz 166 MHz UnitPin Tqfp Pinout 3 Chip Enables a version Tqfp Pin DefinitionsFunctional Overview First Second Third Fourth Address Sleep ModeLinear Burst Address Table Mode = GND Burst SequencesWrite Address Next Cycle UsedAdsp Adsc ADV BWE BW D BW C BW B BW a Truth Table for Read/Write3Function Operating Range Electrical Characteristics Over the Operating Range 9Maximum Ratings AC Test Loads and Waveforms Capacitance11Thermal Resistance Switching Characteristics Over the Operating Range12,13 Read Cycle Timing18 Switching WaveformsADV Write Cycle Timing18,19CLZ Read/Write Cycle Timing18,20DON’T Care ZZ Mode Timing22Ordering Information Pin Tqfp 14 x 20 x 1.4 mm Package DiagramREV ECN no Issue Date Orig. Description of ChangeDocument History