Cypress CY7C1364C manual Features, Functional Description1, Cypress Semiconductor Corporation

Page 1

CY7C1364C

9-Mbit (256K x 32) Pipelined Sync SRAM

Features

Registered inputs and outputs for pipelined operation

256K × 32 common I/O architecture

3.3V core power supply (VDD)

2.5V/3.3V I/O power supply (VDDQ)

Fast clock-to-output times

— 2.8 ns (for 250-MHz device)

Provide high-performance 3-1-1-1 access rate

User-selectable burst counter supporting Intel

Pentium® interleaved or linear burst sequences

Separate processor and controller address strobes

Synchronous self-timed writes

Asynchronous output enable

Available in JEDEC-standard lead-free 100-Pin TQFP package

TQFP Available with 3-Chip Enable and 2-Chip Enable

“ZZ” Sleep Mode Option

Functional Description[1]

The CY7C1364C SRAM integrates 256K x 32 SRAM cells with advanced synchronous peripheral circuitry and a two-bit counter for internal burst operation. All synchronous inputs are gated by registers controlled by a positive-edge-triggered Clock Input (CLK). The synchronous inputs include all addresses, all data inputs, address-pipelining Chip Enable (CE1), depth-expansion Chip Enables (CE2 and CE3[2]), Burst Control inputs (ADSC, ADSP, and ADV), Write Enables (BW[A:D], and BWE), and Global Write (GW). Asynchronous inputs include the Output Enable (OE) and the ZZ pin.

Addresses and chip enables are registered at rising edge of clock when either Address Strobe Processor (ADSP) or Address Strobe Controller (ADSC) are active. Subsequent burst addresses can be internally generated as controlled by the Advance pin (ADV).

Address, data inputs, and write controls are registered on-chip to initiate a self-timed Write cycle.This part supports Byte Write operations (see Pin Descriptions and Truth Table for further details). Write cycles can be one to four bytes wide as controlled by the Byte Write control inputs. GW when active LOW causes all bytes to be written.

The CY7C1364C operates from a +3.3V core power supply while all outputs may operate with either a +2.5 or +3.3V supply. All inputs and outputs are JEDEC-standard JESD8-5-compatible.

Logic Block Diagram-CY7C1364C (256K x 32)

 

 

 

 

 

A0, A1, A

ADDRESS

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

REGISTER

 

2

A[1:0]

 

 

 

 

 

 

 

 

 

 

 

 

 

MODE

 

 

 

 

 

 

 

 

 

ADV

 

 

 

Q1

 

 

 

 

 

CLK

 

 

BURST

 

 

 

 

 

 

 

COUNTER

 

 

 

 

 

 

 

CLR

AND

Q0

 

 

 

 

 

ADSC

 

 

LOGIC

 

 

 

 

 

 

 

 

 

 

 

 

 

 

ADSP

 

 

 

 

 

 

 

 

 

 

DQD

 

 

DQD

 

 

 

 

 

BWD

BYTE

 

 

BYTE

 

 

 

 

 

 

WRITE REGISTER

 

 

WRITE DRIVER

 

 

 

 

 

 

DQC

 

 

DQC

 

 

 

 

 

BWC

BYTE

 

 

BYTE

 

 

 

OUTPUT

 

 

WRITE REGISTER

 

 

WRITE DRIVER

MEMORY

SENSE

OUTPUT

DQ s

 

 

 

BUFFERS

 

 

 

 

 

ARRAY

REGISTERS

 

 

 

 

DQB

AMPS

E

 

 

DQB

 

 

 

 

 

 

 

 

 

 

 

 

BWB

BYTE

 

 

BYTE

 

 

 

 

 

 

 

WRITE DRIVER

 

 

 

 

 

 

WRITE REGISTER

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

DQA

 

 

DQA

 

 

 

 

 

 

 

 

BYTE

 

 

 

 

 

BWA

BYTE

 

 

 

 

 

 

 

 

 

WRITE DRIVER

 

 

 

 

 

BWE

WRITE REGISTER

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

GW

 

 

 

 

 

 

 

 

INPUT

ENABLE

PIPELINED

 

 

 

 

 

REGISTERS

CE1

REGISTER

 

 

 

 

 

 

ENABLE

 

 

 

 

 

 

CE2

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

CE3

 

 

 

 

 

 

 

 

 

OE

 

 

 

 

 

 

 

 

 

ZZ

SLEEP

 

 

 

 

 

 

 

 

CONTROL

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Notes:

1.For best-practices recommendations, please refer to the Cypress application note System Design Guidelines on www.cypress.com.

2.CE3 is not available on 2 Chip Enable TQFP package.

Cypress Semiconductor Corporation

198 Champion Court • San Jose, CA 95134-1709

408-943-2600

Document #: 38-05689 Rev. *E

 

Revised September 14, 2006

[+] Feedback

Image 1
Contents Functional Description1 FeaturesCypress Semiconductor Corporation Selection Guide Pin Configuration250 MHz 200 MHz 166 MHz Unit CY7C1364CPin Tqfp Pinout 3 Chip Enables a version Tqfp Pin DefinitionsFunctional Overview Linear Burst Address Table Mode = GND Sleep ModeBurst Sequences First Second Third Fourth AddressAdsp Adsc ADV Address Next Cycle UsedWrite Function Truth Table for Read/Write3BWE BW D BW C BW B BW a Maximum Ratings Electrical Characteristics Over the Operating Range 9Operating Range Thermal Resistance Capacitance11AC Test Loads and Waveforms Switching Characteristics Over the Operating Range12,13 Read Cycle Timing18 Switching WaveformsADV Write Cycle Timing18,19CLZ Read/Write Cycle Timing18,20DON’T Care ZZ Mode Timing22Ordering Information Pin Tqfp 14 x 20 x 1.4 mm Package DiagramDocument History Issue Date Orig. Description of ChangeREV ECN no