CY7C1223H
Interleaved Burst Address Table (MODE = Floating or VDD)
First | Second | Third | Fourth |
Address | Address | Address | Address |
A1, A0 | A1, A0 | A1, A0 | A1, A0 |
00 | 01 | 10 | 11 |
|
|
|
|
01 | 00 | 11 | 10 |
|
|
|
|
10 | 11 | 00 | 01 |
|
|
|
|
11 | 10 | 01 | 00 |
|
|
|
|
Truth Table [2, 3, 4, 5, 6]
Linear Burst Address Table (MODE = GND)
First | Second | Third | Fourth |
Address | Address | Address | Address |
A1, A0 | A1, A0 | A1, A0 | A1, A0 |
00 | 01 | 10 | 11 |
|
|
|
|
01 | 10 | 11 | 00 |
|
|
|
|
10 | 11 | 00 | 01 |
|
|
|
|
11 | 00 | 01 | 10 |
|
|
|
|
| Address |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
Operation | Used |
| CE | 1 | CE2 |
| CE | 3 | ZZ |
| ADSP |
|
| ADSC |
|
| ADV |
|
| WRITE |
|
| OE |
| CLK | DQ |
Deselected Cycle, | None |
| H | X |
| X | L |
| X |
| L |
| X |
|
| X |
| X |
| |||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| |||||
Deselected Cycle, | None |
| L | L |
| X | L |
| L |
| X |
| X |
|
| X |
| X |
| |||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| |||||
Deselected Cycle, | None |
| L | X |
| H | L |
| L |
| X |
| X |
|
| X |
| X |
| |||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| |||||
Deselected Cycle, | None |
| L | L |
| X | L |
| H |
| L |
| X |
|
| X |
| X |
| |||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| |||||
Deselected Cycle, | None |
| L | X |
| H | L |
| H |
| L |
| X |
|
| X |
| X |
| |||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| |||||
ZZ Mode, | None |
| X | X |
| X | H |
| X |
| X |
| X |
|
| X |
| X |
| X | ||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| |||||
Read Cycle, Begin Burst | External |
| L | H |
| L | L |
| L |
| X |
| X |
|
| X |
| L |
| Q | ||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| |||||
Read Cycle, Begin Burst | External |
| L | H |
| L | L |
| L |
| X |
| X |
|
| X |
| H |
| |||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| |||||
Write Cycle, Begin Burst | External |
| L | H |
| L | L |
| H |
| L |
| X |
|
| L |
| X |
| D | ||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| |||||
Read Cycle, Begin Burst | External |
| L | H |
| L | L |
| H |
| L |
| X |
|
| H |
| L |
| Q | ||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| |||||
Read Cycle, Begin Burst | External |
| L | H |
| L | L |
| H |
| L |
| X |
|
| H |
| H |
| |||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| |||||
Read Cycle, Continue Burst | Next |
| X | X |
| X | L |
| H |
| H |
| L |
|
| H |
| L |
| Q | ||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| |||||
Read Cycle, Continue Burst | Next |
| X | X |
| X | L |
| H |
| H |
| L |
|
| H |
| H |
| |||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| |||||
Read Cycle, Continue Burst | Next |
| H | X |
| X | L |
| X |
| H |
| L |
|
| H |
| L |
| Q | ||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| |||||
Read Cycle, Continue Burst | Next |
| H | X |
| X | L |
| X |
| H |
| L |
|
| H |
| H |
| |||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| |||||
Write Cycle, Continue Burst | Next |
| X | X |
| X | L |
| H |
| H |
| L |
|
| L |
| X |
| D | ||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| |||||
Write Cycle, Continue Burst | Next |
| H | X |
| X | L |
| X |
| H |
| L |
|
| L |
| X |
| D | ||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| |||||
Read Cycle, Suspend Burst | Current |
| X | X |
| X | L |
| H |
| H |
| H |
|
| H |
| L |
| Q | ||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| |||||
Read Cycle, Suspend Burst | Current |
| X | X |
| X | L |
| H |
| H |
| H |
|
| H |
| H |
| |||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| |||||
Read Cycle, Suspend Burst | Current |
| H | X |
| X | L |
| X |
| H |
| H |
|
| H |
| L |
| Q | ||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| |||||
Read Cycle, Suspend Burst | Current |
| H | X |
| X | L |
| X |
| H |
| H |
|
| H |
| H |
| |||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| |||||
Write Cycle, Suspend Burst | Current |
| X | X |
| X | L |
| H |
| H |
| H |
|
| L |
| X |
| D | ||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| |||||
Write Cycle, Suspend Burst | Current |
| H | X |
| X | L |
| X |
| H |
| H |
|
| L |
| X |
| D | ||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
Notes: |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
2.X = “Don't Care.” H = Logic HIGH, L = Logic LOW.
3.WRITE = L when any one or more Byte Write enable signals (BWA, BWB) and BWE = L or GW = L. WRITE = H when all Byte write enable signals (BWA , BWB), BWE, GW=H.
4.The DQ pins are controlled by the current cycle and the OE signal. OE is asynchronous and is not sampled with the clock.
5.The SRAM always initiates a read cycle when ADSP is asserted, regardless of the state of GW, BWE, or BW[A:B]. Writes may occur only on subsequent clocks after the ADSP or with the assertion of ADSC. As a result, OE must be driven HIGH prior to the start of the write cycle to allow the outputs to
6.OE is asynchronous and is not sampled with the clock rise. It is masked internally during write cycles. During a read cycle all data bits are
Document #: | Page 6 of 16 |
[+] Feedback