Cypress STK12C68-5 manual Pinouts, Pin Definitions

Page 2

STK12C68-5 (SMD5962-94599)

Pinouts

Figure 1. Pin Diagram - 28-Pin DIP

Figure 2. Pin Diagram - 28-Pin LLC

Pin Definitions

Pin Name

Alt

IO Type

 

 

Description

A0–A12

 

 

 

 

 

 

 

Input

Address Inputs. Used to select one of the 8,192 bytes of the nvSRAM.

DQ0-DQ7

 

 

 

 

 

 

 

Input or Output

Bidirectional Data IO Lines. Used as input or output lines depending on operation.

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Input

Write Enable Input, Active LOW. When the chip is enabled and

WE

is LOW, data on the IO

 

 

WE

W

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

pins is written to the specific address location.

 

 

 

 

 

 

 

 

 

 

 

 

 

Input

Chip Enable Input, Active LOW. When LOW, selects the chip. When HIGH, deselects the

 

 

 

CE

 

E

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

chip.

 

 

 

 

 

 

 

 

 

 

 

 

 

Input

Output Enable, Active LOW. The active LOW

OE

input enables the data output buffers during

 

 

OE

 

G

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

read cycles. Deasserting OE HIGH causes the IO pins to tri-state.

 

VSS

 

 

 

 

 

 

 

Ground

Ground for the Device. The device is connected to ground of the system.

 

VCC

 

 

 

 

 

 

 

Power Supply

Power Supply Inputs to the Device.

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Input or Output

Hardware Store Busy

(HSB)

. When LOW, this output indicates a Hardware Store is in

 

HSB

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

progress. When pulled low external to the chip, it initiates a nonvolatile STORE operation. A

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

weak internal pull up resistor keeps this pin high if not connected (connection optional).

VCAP

 

 

 

 

 

 

 

Power Supply

AutoStore Capacitor. Supplies power to nvSRAM during power loss to store data from SRAM

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

to nonvolatile elements.

Document Number: 001-51026 Rev. **

Page 2 of 18

[+] Feedback

Image 2
Contents Functional Description FeaturesLogic Block Diagram Cypress Semiconductor Corporation 198 Champion CourtPinouts Pin DefinitionsSram Write Device OperationSram Read AutoStore OperationHardware Store HSB Operation AutoStore Inhibit ModeHardware Recall Power Up Software StoreNoise Considerations Low Average Active PowerData Protection Hardware ProtectBest Practices Hardware Mode SelectionA12-A0 Mode Power Maximum Ratings DC Electrical CharacteristicsRange Ambient Temperature Operating RangeThermal Resistance Data Retention and EnduranceCapacitance AC Test ConditionsParameter Description 35 ns 55 ns Unit Cypress Alt Min Max AC Switching CharacteristicsSwitching Waveforms ParameterSram Write Cycle 1 WE Controlled 11 Sram Write Cycle 2 CE Controlled 11Parameter Alt Description STK12C68-5 Unit Min Max AutoStore or Power Up RecallSwitching Waveform Software Controlled STORE/RECALL Cycle Parameter Alt Description 35 ns 55 ns Unit Min MaxHardware Store Cycle Hardware Store CyclePart Numbering Nomenclature STK12C68 5 C 35 M SMD5962 94599 01 MXOrdering Information Pin LCC 350 milPackage Diagrams Pin 300-Mil Side Braze DILPad 350-Mil LCC Document History Sales, Solutions, and Legal InformationNew data sheet