Cypress CY62147DV18 manual Features, Functional Description1, Cypress Semiconductor Corporation

Page 1

CY62147DV18

MoBL2™

4-Mb (256K x 16) Static RAM

Features

Very high speed: 55 ns and 70 ns

Wide voltage range: 1.65V – 2.25V

Pin-compatible with CY62147CV18

Ultra-low active power

Typical active current: 1 mA @ f = 1 MHz

Typical active current: 6 mA @ f = fmax

Ultra low standby power

Easy memory expansion with CE, and OE features

Automatic power-down when deselected

CMOS for optimum speed/power

Packages offered 48-ball BGA

Functional Description[1]

The CY62147DV18 is a high-performance CMOS static RAM organized as 256K words by 16 bits. This device features ad- vanced circuit design to provide ultra-low active current. This is ideal for providing More Battery Life™ (MoBL™) in portable applications such as cellular telephones. The device also has an automatic power-down feature that significantly reduces power consumption. The device can also be put into standby

mode reducing power consumption by more than 99% when deselected (CE HIGH or both BLE and BHE are HIGH). The input/output pins (I/O0 through I/O15) are placed in a high-im- pedance state when: deselected (CE HIGH), outputs are dis- abled (OE HIGH), both Byte High Enable and Byte Low Enable are disabled (BHE, BLE HIGH), or during a write operation (CE LOW and WE LOW).

Writing to the device is accomplished by asserting Chip En- able (CE) and Write Enable (WE) inputs LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O0 through I/O7), is written into the location specified on the address pins (A0 through A17). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O8 through I/O15) is written into the location specified on the address pins (A0 through A17).

Reading from the device is accomplished by asserting Chip Enable (CE) and Output Enable (OE) LOW while forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins will appear on I/O0 to I/O7. If Byte High Enable (BHE) is LOW, then data from memory will appear on I/O8 to I/O15. See the truth table for a complete description of read and write modes.

The CY62147DV18 is available in a 48-ball FBGA package.

Logic Block Diagram

A10

A9

DATA IN DRIVERS

A8

 

 

DECODER

 

 

A7

 

 

A4

 

A6

 

 

A5

 

 

A3

 

 

 

ROW

 

 

 

A2

 

 

 

 

 

 

A1

 

 

 

 

A0

 

 

 

 

256K x 16 RAM Array

SENSE AMPS

I/O0 – I/O7

I/O8 – I/O15

Power -Down Circuit

COLUMN DECODER

 

 

 

 

 

 

 

 

BHE

11

12

13

14

15

16

17

WE

CE

A

A

A

A A A

A

OE

 

 

 

 

 

 

 

 

 

 

 

 

 

 

BLE

Note:

1.For best practice recommendations, please refer to the Cypress application note “System Design Guidelines” on http://www.cypress.com.

Cypress Semiconductor Corporation

3901 North First Street

San Jose, CA 95134

408-943-2600

Document #: 38-05343 Rev. *B

 

 

 

Revised February 26, 2004

[+] Feedback

Image 1
Contents Functional Description1 FeaturesCypress Semiconductor Corporation Fbga Top View Pin Configuration2, 3Maximum Ratings Electrical Characteristics Over the Operating RangeOperating Range Product PortfolioThermal Resistance Data Retention Characteristics Over the Operating RangeAC Test Loads and Waveforms BGAData Retention Waveform Switching Characteristics Over the Operating Range55 ns 70 ns Parameter Description Min Max Unit Read Cycle Write CycleRead Cycle 1 Address Transition Controlled14 Switching WaveformsRead Cycle No OE Controlled 15 Write Cycle No CE Controlled13, 17 Write Cycle No WE Controlled13, 17Write Cycle No BHE/BLE Controlled, OE LOW Write Cycle No WE Controlled, OE LOW18Ordering Information Inputs/Outputs Mode PowerBHE BLE Lead Vfbga 6 x 8 x 1 mm BV48A Package DiagramDocument History Issue Orig. Description of Change DateREV ECN no