Vizio GV42L HDTV, L42HDTV10A service manual Precharge Timing During Read Operation

Page 34

5. Read Operation

With the DLL enabled, all devices operating at the same frequency within a system are ensured to have the same timing relationship between DQ and DQS relative to the CK input regardless of device density, process variation, or technology generation. The data strobe signal (DQS) is driven off chip simultaneously with the output data (DQ) during each read cycle. The same internal clock phase is used to drive both the output data and data strobe signal off chip to minimize skew between data strobe and output data. This internal clock phase is nominally aligned to the input differential clock (CK, CK) by the on-chip DLL. Therefore, when the DLL is enabled and the clock frequency is within the specified range for proper DLL operation, the data strobe (DQS), output data (DQ), and the system clock (CK) are all nominally aligned. Since the data strobe and output data are tightly coupled in the system, the data strobe signal may be delayed and used to latch the output data into the receiving device. The tolerance for skew between DQS and DQ (tDQSQ) is tighter than that possible for CK to DQ (tAC) or DQS to CK (tDQSCK).

6. Precharge Timing During Read Operation

For the earliest possible Precharge command without interrupting a Read burst, the Precharge command may be issued on the rising clock edge, which is CAS latency (CL) clock cycles before the end of the Read burst. A new Bank Activate (BA) command may be issued to the same bank after the RAS precharge time (tRP). A Precharge command can not be issued until tRAS(min) is satisfied.

CONFIDENTIAL – DO NOT COPY

Page 7-15

 

File No. SG-0198

Image 34
Contents Vizio GV42L Hdtv Table of Contents Vinc Features Optical Characteristics SpecificationPower Supply Mounting Precautions Dimensions Physical dimension Width 1066 mmWeight Physical weight SpeakerOperating Precautions Handling Precautions for Protection On Screen Display TV SourceRGB Mode AV Component Mode Hdmi MODE: Confidential do not Copy Factory preset timings Pin Assignment Hdmi Connect PIN Assignment Type TV RF connector RGB Signal Main Board I/o Connections Theory of Circuit Operation MT8202 Application Video input YPbPr/Scart/D-connectorDecoder Digital port Support FormatsSupporting OSD mirror and upside down 2D-Graphic/OSD processorI/O ports are configured as follows: Microprocessor interfaceVideo processor 1.Color Management Dram Usage DDR Sdram V58C2128164SBI5 Application Pin description Command Truth Table Power-UpFunctional DescriptionMode Register Set MRS Precharge Bank Activate Command Read Operation Precharge Timing During Read OperationBurst Stop Command Precharge Timing During Write OperationBurst Write Operation MX29LV160BTTC Flash Application Block Diagram Command Definitions Write COMMANDS/COMMAND Sequences READ/RESET Command Reading Array Data WM8776 ApplicationAudio sample rate Slave mode Confidential do not Copy MT8293 Application Hdcp Decryption Tmds Digital CoreActive port detection Video Data Conversion and Video OutputI2c Interface to Display Controller TDA8946 ApplicationBlock diagram Input configuration Output power measurement Mode selection MT5351 ApplicationGeneral Feature List CGMS/WSS Confidential do not Copy MX29LV320BTTC Flash Application Confidential do not Copy Block Diagram BUS OPERATION--1 Write COMMANDS/COMMAND Sequences BUS OPERATION--2Table A. MX29LV320AT/B Command Definitions Standby Mode Reset OperationSoftware Command Definitions Write Protect WPWrite Operation Status Table B. Write Operation StatusFig C. Command Write Operation Fig D. Read Timing Waveforms Fig E. Reset Timing Waveform DDR Sdram NT5DS16M16CS-5T Application Block Diagram 16Mb xFunctional Description Pin Configuration 400mil Tsop II x4 / x8 Mode Register Operation Operating Mode Extended Mode Register Extended Mode Register DefinitionTruth Table a Commands ActiveAuto Refresh ReadWrite Self RefreshOperations ReadsRandom Read Accesses CAS Latencies Burst Length = 2, 4 or Read Command Write Command Data Input Write Data Output Read Waveforms PC MODE1366X768 60HZCH1 Green # FB27 CH2 Vgavsync L22 CH1 Vgal R193 CH2 Avol R194 CH1 PCL CE70+ PCL CE70 AV&TV Mode AV1/AV2/TV Video Confidential do not Copy CH1 Dacbclk U23 PIN4 CH1 Dacmclk U23 PIN5 Component Mode Component 1/2 CH1YCBCRL2L19 CH2 2A33 U22 PIN11 CH1 AVL CE71+CH2 Auspl R304 Hdmi 1&2 Confidential do not Copy DTV HD Confidential do not Copy CH1 Vovsync DU9 PIN W1 CH1 Vode DU9 PIN W2 CH1 Vopclk DU9 PIN Trouble shooting Monitor Display Nothing PC ModeTV, Composite VIDEO1, 2, S-VIDEO is not Display Correctly COMPONENT1, 2 is not Display Correctly Hdmi is not Display Correctly Trouble of DC-DC Converter Trouble of DDC Reading Block Diagram System Block Diagram Wxga panelConfidential do not Copy Main Board Block Diagram Page Page Page Page Page Page Page