6-2-6. Picture Size of View Conversion IC T-FORC
OSD, OSDI, PBLK
(QX204, QX404, QX604)
Aconfiguration of
By using the IC, smooth picture enlargement and reduction, and format conversion will be made. Also, a gamma correction circuit is built in the IC.
Memory | Freeze |
Video | SW | |
signal | ||
| ||
Video | SW | |
signal | ||
| ||
SEL |
| |
From |
| |
timing PLD |
|
OSD SW
BLANKING SW
PANEL TIMING
TRIM
Video signal
Video signal
To LCD panel (ENB, DX)
| MEMORY |
|
|
|
|
|
| |
| INTERFACE |
|
|
|
|
|
| |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| FORMAT |
| GAMMA |
| OSD SW |
| ||
|
|
|
| |||||
|
| (LOOK UP |
| BLK SW |
| |||
| CONVERTER |
|
|
| ||||
|
| TABLE) |
| (NOT USED) |
| |||
|
|
|
|
|
|
| ||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| Input CLK |
|
|
|
|
|
|
| |
|
|
|
|
|
|
| System CLK |
MEMORY |
| BUS | |||||
|
|
| |||||
|
|
| (42 MHz) | ||||
INTERFACE |
| INTERFACE |
|
| |||
|
|
|
|
Panel CLK |
(32.5 MHz) |
MemoryMPU
Fig.
MPU
Fig.
6-2-9. D/A Converter
MB40950 is a 10 bits 3 channels D/A converter of which max. conversion speed is 60 MHz. In order to reduce the difference of two systems of each RGB channel, each RGB channel possesses one IC respectively. So one channel of 3 channels D/A converter built in the IC is not used. The output signal level ranges from 3.0 to 5.0V.
6-2-7. Memory
The memory uses four general 4 M bits
6-2-8. Exchange PLD
A configuration of timing signal generation PLD is shown in Fig.