CY7C1352G
Switching Characteristics Over the Operating Range [16, 17]
|
|
|
|
|
|
|
|
|
|
| ||||||||
Parameter |
|
|
|
|
|
|
|
| Description |
|
|
|
|
|
|
| Unit | |
|
|
|
|
|
|
|
| Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | |||
|
|
|
|
|
|
|
|
|
|
|
| |||||||
tPOWER |
| VDD (typical) to the first Access[12] | 1 |
| 1 |
| 1 |
| 1 |
| ms | |||||||
Clock |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| |
|
|
|
|
|
|
|
|
|
|
| ||||||||
tCYC |
| Clock Cycle Time | 4.0 |
| 5.0 |
| 6.0 |
| 7.5 |
| ns | |||||||
tCH |
| Clock HIGH | 1.7 |
| 2.0 |
| 2.5 |
| 3.0 |
| ns | |||||||
tCL |
| Clock LOW | 1.7 |
| 2.0 |
| 2.5 |
| 3.0 |
| ns | |||||||
Output Times |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| |
|
|
|
|
|
|
|
|
|
|
| ||||||||
tCO |
| Data Output Valid After CLK Rise |
| 2.6 |
| 2.8 |
| 3.5 |
| 4.0 | ns | |||||||
tDOH |
| Data Output Hold After CLK Rise | 1.0 |
| 1.0 |
| 1.5 |
| 1.5 |
| ns | |||||||
tCLZ |
| Clock to | 0 |
| 0 |
| 0 |
| 0 |
| ns | |||||||
tCHZ |
| Clock to |
| 2.6 |
| 2.8 |
| 3.5 |
| 4.0 | ns | |||||||
tOEV |
|
|
| LOW to Output Valid |
| 2.6 |
| 2.8 |
| 3.5 |
| 4.0 | ns | |||||
OE | ||||||||||||||||||
tOELZ |
|
|
| LOW to Output | 0 |
| 0 |
| 0 |
| 0 |
| ns | |||||
OE | ||||||||||||||||||
tOEHZ |
|
|
| HIGH to Output |
| 2.6 |
| 2.8 |
| 3.5 |
| 4.0 | ns | |||||
OE | ||||||||||||||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| |
|
|
|
|
|
|
|
|
|
|
| ||||||||
tAS |
| Address | 1.2 |
| 1.2 |
| 1.5 |
| 1.5 |
| ns | |||||||
tALS |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
ADV/LD |
| 1.2 |
| 1.2 |
| 1.5 |
| 1.5 |
| ns | ||||||||
tWES |
|
|
|
|
|
|
|
| [A:B] | 1.2 |
| 1.2 |
| 1.5 |
| 1.5 |
| ns |
GW, | BW | |||||||||||||||||
tCENS |
|
|
|
| 1.2 |
| 1.2 |
| 1.5 |
| 1.5 |
| ns | |||||
CEN | ||||||||||||||||||
tDS |
| Data Input | 1.2 |
| 1.2 |
| 1.5 |
| 1.5 |
| ns | |||||||
tCES |
| Chip Enable | 1.2 |
| 1.2 |
| 1.5 |
| 1.5 |
| ns | |||||||
Hold Times |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| |
|
|
|
|
|
|
|
|
|
|
| ||||||||
tAH |
| Address Hold After CLK Rise | 0.3 |
| 0.5 |
| 0.5 |
| 0.5 |
| ns | |||||||
tALH |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
ADV/LD | Hold after CLK Rise | 0.3 |
| 0.5 |
| 0.5 |
| 0.5 |
| ns | ||||||||
tWEH |
|
|
|
|
|
|
| [A:B] Hold After CLK Rise | 0.3 |
| 0.5 |
| 0.5 |
| 0.5 |
| ns | |
GW, | BW | |||||||||||||||||
tCENH |
|
|
|
| Hold After CLK Rise | 0.3 |
| 0.5 |
| 0.5 |
| 0.5 |
| ns | ||||
CEN | ||||||||||||||||||
tDH |
| Data Input Hold After CLK Rise | 0.3 |
| 0.5 |
| 0.5 |
| 0.5 |
| ns | |||||||
tCEH |
| Chip Enable Hold After CLK Rise | 0.3 |
| 0.5 |
| 0.5 |
| 0.5 |
| ns |
Notes:
12.This part has a voltage regulator internally; tpower is the time that the power needs to be supplied above VDD minimum initially before a read or write operation can be initiated.
13.tCHZ, tCLZ,tOELZ, and tOEHZ are specified with AC test conditions shown in part (b) of AC Test Loads. Transition is measured ± 200 mV from
14.At any given voltage and temperature, tOEHZ is less than tOELZ and tCHZ is less than tCLZ to eliminate bus contention between SRAMs when sharing the same data bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed to achieve
15.This parameter is sampled and not 100% tested.
16.Timing reference level is 1.5V when VDDQ = 3.3V and is 1.25V when VDDQ = 2.5V.
17.Test conditions shown in (a) of AC Test Loads unless otherwise noted.
Document #: | Page 8 of 12 |
[+] Feedback