Cypress CY7C1541V18 manual Power Up Sequence in QDR-II+ SRAM, DLL Constraints, K K Vdd/Vddq Doff

Models: CY7C1543V18 CY7C1556V18 CY7C1541V18 CY7C1545V18

1 28
Download 28 pages 15.9 Kb
Page 19
Image 19
Power Up Sequence in QDR-II+ SRAM

CY7C1541V18, CY7C1556V18 CY7C1543V18, CY7C1545V18

Power Up Sequence in QDR-II+ SRAM

QDR-II+ SRAMs must be powered up and initialized in a predefined manner to prevent undefined operations. During Power Up, when the DOFF is tied HIGH, the DLL gets locked after 2048 cycles of stable clock.

Power Up Sequence

Apply power with DOFF tied HIGH (All other inputs can be HIGH or LOW)

Apply VDD before VDDQ

Apply VDDQ before VREF or at the same time as VREF

DLL Constraints

DLL uses K clock as its synchronizing input. The input must have low phase jitter, which is specified as tKC Var.

The DLL functions at frequencies down to 120 MHz.

If the input clock is unstable and the DLL is enabled, then the DLL may lock onto an incorrect frequency, causing unstable SRAM behavior. To avoid this, provide 2048 cycles stable clock to relock to the desired clock frequency.

Provide stable power and clock (K, K) for 2048 cycles to lock the DLL.

K

K

VDD/VDDQ

DOFF

Figure 3. Power Up Waveforms

~ ~

 

~ ~

 

 

 

 

Unstable Clock
> 2048 Stable Clock
Start Normal
Clock Start (Clock Starts after VDD/VDDQ is Stable)
Operation

 

Power Up Sequence VDD/VDDQ Stable (< + 0.1V DC per 50 ns)

Fix HIGH (tie to VDDQ)

Document Number: 001-05389 Rev. *F

Page 19 of 28

[+] Feedback

Page 19
Image 19
Cypress CY7C1541V18 Power Up Sequence in QDR-II+ SRAM, DLL Constraints, K K Vdd/Vddq Doff, Unstable Clock, Stable Clock