Chapter 3: Programming the Peripherals
E1 Non-CRC4 Specific Initialization
Table 3-7. E1 Non-CRC4 Specific Initialization
Register Bit | Value | Comment |
|
|
|
)05;)6 | 7UDQVPLWGRXEOHIUDPHIRUPDW | |
|
|
|
)055)6 | 5HFHLYHGRXEOHIUDPHIRUPDW | |
|
|
|
E1-CRC4 Specific Initialization
Table |
| |
|
|
|
Register Bit | Value | Comment |
|
|
|
)05;)6 | 7UDQVPLW&5&PXOWLIUDPHIRUPDW | |
|
|
|
)055)6 | 5HFHLYH&5&PXOWLIUDPHIRUPDW | |
|
|
|
Clock Synchronization Initialization
Slave Mode
Table 3-9. Slave Mode Initialization
Register Bit | Value | Comment |
|
|
|
/,00$6 | 6ODYHPRGH | |
|
|
|
/,0(/7 | (QDEOH/RRS7LPHG7UDQVPLWFORFNLVJHQHUDWHG | |
|
| IURPWKHFORFNVXSSOLHGE\0&/.ZKLFKLV |
|
| V\QFKURQL]HGWRWKHH[WUDFWHGUHFHLYHURXWHFORFN |
|
|
|
)05;70 | 'LVFRQQHFWVWKHFRQWURORIWKHWUDQVPLWV\VWHP | |
|
| LQWHUIDFHIURPWKHWUDQVPLWWHU |
|
| |
&05';66 | 7KH'&2;FLUFXLWU\V\QFKURQL]HVWRWKHLQWHUQDO | |
|
| UHIHUHQFHFORFNZKLFKLVVRXUFHGE\5&/. |
|
| DVVXPLQJ/,05/ DQG/,0(/7 |
|
|
|
Master Mode
Table 3-10. Master Mode Initialization
Register Bit | Value | Comment |
|
|
|
/,00$6 | 0DVWHUPRGH | |
|
|
|
/,0(/7 | 1RUPDORSHUDWLRQ±/RRS7LPHGGLVDEOHG | |
|
| |
)05;707 | ±6<63;GHILQHVWKHIUDPHEHJLQQLQJRQWKH | |
;6:;70( |
| WUDQVPLWV\VWHPKLJKZD\ |
|
|
|
,3&66<) | 5HIHUHQFHFORFNDWSRUW6<1&LV0+] |
4538 Hardware Reference Manual | 83 |