3&,0HPRU\6SDFH
Chapter 1: Hardware Description
/RFDO0HPRU\6SDFH
[
3&,%$5
3B7,B7$''5
/RFDODGGUHVV
3&,DGGUHVV 3&,%$5
/RFDO$GGUHVV
3B7,B7$''5
|
|
|
|
|
|
|
|
| 0% |
|
|
|
| ||
| VHWLQ3B7,B&7/ |
|
|
|
| ||
|
|
|
|
|
|
|
|
| 3&,%$5 |
|
|
|
| ||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| 0% |
|
|
| 3B7,B7$''5 | ||
|
|
| |||||
| VHWLQ3B7,B&7/ |
|
|
| |||
|
|
|
|
| |||
|
|
|
|
|
|
|
|
|
|
|
|
| [)))))))) |
|
| /RFDO$GGUHVVEXLOGLQJH[DPSOHZLWK3&,7DUJHW,PDJH |
| ||||||||
|
|
|
|
|
| ||||||
|
|
|
|
|
|
|
|
|
|
| |
3&,%$5 |
|
|
|
|
|
|
|
|
| ||
|
|
|
|
|
|
|
|
| |||
|
|
|
|
|
|
|
|
|
|
|
|
6DPH |
| YDOXH |
|
|
| ||||||
|
|
|
| ||||||||
|
|
|
|
|
| ||||||
|
|
|
|
|
|
|
|
|
|
|
|
3&,DGGUHVV |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| |||||||
3B7,B7$''5 |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| |
|
|
|
|
|
|
|
|
|
|
| |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| ||||||
|
|
|
|
|
|
|
|
|
|
| |
/RFDODGGUHVV |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| :LQGRZVL]HVHWLQ3B7,B&7/%6 |
| ||
|
|
|
|
|
|
|
|
| |||
|
|
|
|
|
|
|
|
|
When the processor is running, the PCI bus can access all the elements connected to the local bus, except the FLASH boot memory. The accessible elements are the main SDRAM memory (the processor’s SDRAM memory controller must be initialized), the processor
4538 Hardware Reference Manual | 23 |