![](/images/backgrounds/264405/264405-14939x1.png)
Chapter 1: Hardware Description
PowerSpan DMA RegistersThese registers are used to control the four bidirectional DMA engines provided in the PowerSpan. They are mapped in the PCI memory space (base address defined in PCI configuration register 0x14 PCIBAR1) and in the local space for the local processor (base address 0xF0020000).
TableOffset | Register | Description |
|
|
|
[ | '0$B65&B$''5 | '0$6RXUFH$GGUHVV5HJLVWHU |
|
|
|
[& | '0$B'67B$''5 | '0$'HVWLQDWLRQ$GGUHVV5HJLVWHU |
|
|
|
[ | '0$B7&5 | '0$7UDQVIHU&RQWURO5HJLVWHU |
|
|
|
[& | '0$B&33 | '0$&RPPDQG3DFNHW3RLQWHU5HJLVWHU |
|
|
|
[ | '0$B*&65 | '0$*HQHUDO&RQWURO5HJLVWHU |
|
|
|
[ | '0$B$775 | '0$$WWULEXWHV5HJLVWHU |
|
|
|
[ | '0$B65&B$''5 | '0$6RXUFH$GGUHVV5HJLVWHU |
|
|
|
[& | '0$B'67B$''5 | '0$'HVWLQDWLRQ$GGUHVV5HJLVWHU |
|
|
|
[ | '0$B7&5 | '0$7UDQVIHU&RQWURO5HJLVWHU |
|
|
|
[& | '0$B&33 | '0$&RPPDQG3DFNHW3RLQWHU5HJLVWHU |
|
|
|
[ | '0$B*&65 | '0$*HQHUDO&RQWURO5HJLVWHU |
|
|
|
[ | '0$B$775 | '0$$WWULEXWHV5HJLVWHU |
|
|
|
[ | '0$B65&B$''5 | '0$6RXUFH$GGUHVV5HJLVWHU |
|
|
|
[& | '0$B'67B$''5 | '0$'HVWLQDWLRQ$GGUHVV5HJLVWHU |
|
|
|
[ | '0$B7&5 | '0$7UDQVIHU&RQWURO5HJLVWHU |
|
|
|
[& | '0$B&33 | '0$&RPPDQG3DFNHW3RLQWHU5HJLVWHU |
|
|
|
[ | '0$B*&65 | '0$*HQHUDO&RQWURO5HJLVWHU |
|
|
|
[ | '0$B$775 | '0$$WWULEXWHV5HJLVWHU |
|
|
|
[ | '0$B65&B$''5 | '0$6RXUFH$GGUHVV5HJLVWHU |
|
|
|
[& | '0$B'67B$''5 | '0$'HVWLQDWLRQ$GGUHVV5HJLVWHU |
|
|
|
[$ | '0$B7&5 | '0$7UDQVIHU&RQWURO5HJLVWHU |
|
|
|
[$& | '0$B&33 | '0$&RPPDQG3DFNHW3RLQWHU5HJLVWHU |
|
|
|
[% | '0$B*&65 | '0$*HQHUDO&RQWURO5HJLVWHU |
|
|
|
[% | '0$B$775 | '0$$WWULEXWHV5HJLVWHU |
|
|
|
4538 Hardware Reference Manual | 17 |