Reset Operation
7-23
Program Flow Control
Table 7–3. TMS320C3x Pin Operation at Reset (Continued)
Device
Signal ‘C32‘C31‘C30Operation at Reset
DR1 Asynchronous reset; placed in high-impedance state
FSR1 Asynchronous reset; placed in high-impedance state
Timer0 Signal
TCLK0 Asynchronous reset; placed in high-impedance state
Timer1 Signal
TCLK1 Asynchronous reset; placed in high-impedance state
Supply and Oscillator Signals
VDD Reset has no effect
IODVDD Reset has no effect
ADVDD Reset has no effect
PDVDD Reset has no effect
DDVDD Reset has no effect
MDVDD Reset has no effect
VSS Reset has no effect
DVSS Reset has no effect
CVSS Reset has no effect
IVSS Reset has no effect
VBBP Reset has no effect
VSUBS Reset has no effect
X1 Reset has no effect
X2/CLKIN Reset has no effect
H1 Synchronous reset; will go to its initial state when RESET
makes a 1 to 0 transition
H3 Synchronous reset; will go to its initial state when RESET
makes a 1 to 0 transition