DMA Controller

12-69

Peripherals
Figure 12–47. DMA Timing When Destination is On Chip
Cycles (H1) 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 Rate
Source on chip R1R2R3R4R5R6R7R8
(1+1)
T
Destination on chip W1W2W3W4W5W6W7
(1
+
1)
T
SourceSTRB STRB0 STRB1 MSTRB bus
R1R1R1I R2R2R2I R3R3R3I
Source
STRB
,
STRB0
,
STRB1
,
MSTRB
bus
CrCrCr(2 +

C

r +1)
T
Destination on chip W1W2W3
SourceIOSTRB bus
R1R1R1R1I R2R2R2R2I R3R3R3R3I
Source
IOSTRB
bus
CrCrCr(3 +

C

r + 1)
T
Destination on chip W1W2W3
Legend:
T = Number of transfers W = Single-cycle writes
Cr= Source-read wait states R
n
= Multicycle reads
Cw= Destination-write wait states W
n
= Multicycle writes
R = Single-cycle reads I = Internal register cycle